#### ACPL-M71T and ACPL-M72T ## **High-Speed, Low-Power Digital Optocouplers** with R<sup>2</sup>Coupler™ Isolation and AEC-Q100 **Grade 1 Qualification** #### **Description** The Broadcom® ACPL-M71T and ACPL-M72T are hightemperature, digital CMOS optocouplers in SO-5 packages. Suitable for hybrid and electric vehicle applications, the optocouplers use the latest CMOS IC technology to achieve outstanding performance and very low-power consumption. All devices are AEC-Q100 compliant and operate over a -40°C to 125°C temperature range. The ACPL-M71T uses a high-speed LED, and the ACPL-M72T uses a low-current LED for lower power dissipation. The high-speed ACPL-M71T features a 35-ns maximum propagation delay (I<sub>F</sub> =10 mA). The ACPL-M72T optocoupler features very low power. With a low 4-mA LED drive current, ACPL-M72T typical propagation delay is 60 ns. Each digital optocoupler has a CMOS detector IC, an integrated photodiode, a high-speed transimpedance amplifier, and a voltage comparator with an output driver. Broadcom R<sup>2</sup>Coupler™ isolation products provide the reinforced insulation and reliability needed for automotive and high-temperature industrial applications. ## **Functional Block Diagram** | Truth Table | | | | | | | |------------------------------|---|--|--|--|--|--| | LED Output (V <sub>0</sub> ) | | | | | | | | OFF | Н | | | | | | | ON | L | | | | | | A 0.1-µF bypass capacitor must be connected between pins 4 and 6. #### **Features** - 5V CMOS compatible - Common-mode rejection 40kV/µs @ V<sub>CM</sub> = 1000V - Wide automotive temperature range: -40°C to 125°C - Low propagation delay: - High-speed ACPL-M71T: 26 ns @ I<sub>F</sub> = 10 mA (typical) - Low-power ACPL-M72T: 60 ns @ I<sub>F</sub> = 4 mA (typical) - Worldwide safety approval: - UL 1577 recognized, 4000 V<sub>RMS</sub> / 1 minute - CSA approved - IEC/EN/DIN EN 60747-5-5 - Qualified to AEC-Q100 Grade 1 test guidelines #### **Applications** - Automotive CAN bus communications interface - Automotive isolated high-speed gate drivers for IGBTs and power MOSFETs - High-temperature digital signal isolation - Microcontroller interface - Digital isolation for A/D and D/A conversion **CAUTION!** Take normal static precautions in handling and assembling this component to prevent damage and/or degradation that might be induced by electrostatic discharge (ESD). The components featured in this data sheet are not to be used in military or aerospace applications or environments. ## **Ordering Information** | Part Number | Option<br>(RoHS)<br>Compliant | Package | Surface Mount | Tape & Reel | IEC/EN/DIN EN<br>60747-5-5 | Quantity | |-------------|-------------------------------|---------|---------------|-------------|----------------------------|---------------| | ACPL-M71T | -000E | SO-5 | Х | | | 100 per tube | | | -060E | | X | | Х | 100 per tube | | | -500E | | X | Х | | 1500 per reel | | | -560E | | X | Х | Х | 1500 per reel | | ACPL-M72T | -000E | SO-5 | Х | | | 100 per tube | | | -060E | | X | | Х | 100 per tube | | | -500E | | X | X | | 1500 per reel | | | -560E | | X | X | Х | 1500 per reel | To form an order entry, choose a part number from the part number column and combine it with the desired option from the option column. For example, the part number ACPL-M71T-500E describes a device with a surface-mount SO-5 package; delivered in tape and reel with 1500 parts per reel; and full RoHS compliance. Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information. ## **Package Dimensions** #### ACPL-M71T/ACPL-M72T (JEDEC MO-155 Package) **DIMENSIONS ARE IN MILLIMETERS (INCHES).** NOTE: FLOATING LEAD PROTRUSION IS 0.15 MM (6 MILS) MAX. <sup>\*</sup> MAXIMUM MOLD FLASH ON EACH SIDE IS 0.15 MM (0.006 INCHES). #### **Land Pattern Recommendation** **DIMENSION IN MILLIMETERS (INCHES)** #### **Recommended Pb-Free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). NOTE: Non-halide flux should be used. ## **Regulatory Information** The ACPL-M71T and ACPL-M72T are approved by the following organizations: | UL | Approved under UL 1577, component recognition program up to $V_{ISO}$ = 4000 $V_{RMS}$ . | |-------------------------|------------------------------------------------------------------------------------------| | CSA | Approved under CSA Component Acceptance Notice #5. | | | IEC 60747-5-5:<br>EN 60747-5-5: | | IEC/EN/DIN EN 60747-5-5 | DIN EN 60747-5-5: | ## **Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Units | Conditions | |---------------------------------------------------|--------|-------|-------|-----------------------------------------------------------------------------------------------------------| | Minimum External Air Gap (Clearance) | L(I01) | >5 | mm | Measured from input terminals to output terminals, shortest distance through the air. | | Minimum External Tracking (Creepage) | L(102) | >5 | mm | Measured from input terminals to output terminals, shortest distance path along the body. | | Minimum Internal Plastic Gap (Internal Clearance) | _ | 0.08 | mm | Insulation thickness between the emitter and the detector; also known as the distance through insulation. | | Tracking Resistance (Comparative Tracking Index) | CTI | >175 | V | DIN IEC 112/VDE 0303 Part 1. | | Isolation Group | _ | Illa | _ | Material Group (DIN VDE 0109). | ## IEC/EN/DIN EN 60747-5-5 Insulation-Related Characteristics | Description | Symbol | ACPL-M71T/<br>ACPL-M72T | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|-------------------| | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 567 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method $b^a$ $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ second, Partial Discharge < 5 pC | V <sub>PR</sub> | 1063 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method a <sup>a</sup> V <sub>IORM</sub> × 1.6 = V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> = 10 seconds, Partial Discharge < 5 pC | V <sub>PR</sub> | 907 | V <sub>PEAK</sub> | | Highest Allowable Overvoltage <sup>a</sup> (Transient Overvoltage, t <sub>ini</sub> = 60 seconds) | V <sub>IOTM</sub> | 6000 | V <sub>PEAK</sub> | | Safety Limiting Values | 1 | | 1 | | (Maximum values allowed in the event of a failure; also see the Thermal Derating curve, Figure 11.) | | | | | Case Temperature | T <sub>s</sub> | 150 | °C | | Input Current | I <sub>s,INPUT</sub> | 150 | mA | | Output Power | P <sub>s,OUTPUT</sub> | 600 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V | R <sub>IO</sub> | ≥10 <sup>9</sup> | Ω | a. Refer to the optocoupler section of the *Isolation and Control Components Designer's Catalog*, under the Product Safety Regulations section (IEC/EN/DIN EN 60747-5-5), for a detailed description of Method a and Method b partial discharge test profiles. # **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Conditions | | |-------------------------------------------------------|----------------------|--------------------------------------------------|-----------------------|--------------|------------------------------------|--| | Storage Temperature | T <sub>S</sub> | <b>-</b> 55 | +130 | °C | _ | | | Ambient Operating Temperature | T <sub>A</sub> | -40 | +125 | °C | _ | | | Supply Voltage | $V_{DD}$ | 0 | 6.5 | V | _ | | | Output Voltage | Vo | -0.5 | V <sub>DD</sub> + 0.5 | V | _ | | | Average Forward Input Current | I <sub>F</sub> | _ | 20.0 | mA | _ | | | Peak Transient Input Current | I <sub>F(TRAN)</sub> | _ | 1 | Α | <1-µs pulse width, 300 pps | | | (I <sub>F</sub> at 1-µs pulse width, <10% duty cycle) | , , | | 80 | mA | <1-µs pulse width, <10% duty cycle | | | Reverse Input Voltage | $V_{R}$ | _ | 5 | V | _ | | | Input Power Dissipation | P <sub>I</sub> | _ | 40 | mW | _ | | | Output Power Dissipation | P <sub>O</sub> | _ | 30 | mW | _ | | | Lead Solder Temperature | _ | 260°C for 10 seconds, 1.6 mm below seating plane | | | | | | Solder Reflow Temperature Profile | _ | | See th | ne Reflow Te | mperature Profile. | | ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |-------------------------------|---------------------|------|------|-------| | Ambient Operating Temperature | T <sub>A</sub> | -40 | +125 | °C | | Supply Voltage | V <sub>DD</sub> | 3.0 | 5.5 | V | | Forward Input Current | I <sub>F(ON)</sub> | 4.0 | 15 | mA | | Forward Off State Voltage | V <sub>F(OFF)</sub> | _ | 0.8 | V | | Input Threshold Current | I <sub>TH</sub> | _ | 3.5 | mA | ## **Electrical Specifications** Over recommended temperature ( $T_A = -40$ °C to +125°C), 3.0V $\leq V_{DD} \leq$ 5.5V. All typical specifications are at $T_A = +25$ °C, $V_{DD} = +5V.$ | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Figure | |----------------------------------------|------------------|-----------------------|------|------|-------|------------------------------------------|--------| | Input Capacitance | C <sub>in</sub> | _ | 90 | _ | pF | _ | _ | | Input Reverse Breakdown<br>Voltage | BV <sub>R</sub> | 5.0 | _ | _ | V | Ι <sub>R</sub> = 10 μΑ | _ | | Logic High Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> – 0.6 | _ | _ | V | I <sub>OH</sub> = -4 mA | 4 | | Logic Low Output Voltage | V <sub>OL</sub> | _ | _ | 0.6 | V | I <sub>OL</sub> = 4 mA | 3 | | Logic Low Output Supply Current | I <sub>DDL</sub> | _ | 0.9 | 1.5 | mA | _ | _ | | Logic High Output Supply<br>Current | I <sub>DDH</sub> | _ | 0.9 | 1.5 | mA | _ | _ | | LED Famurand Voltage | \/ | 1.45 | 1.5 | 1.75 | V | I <sub>F =</sub> 10 mA, Ta = 25°C | _ | | LED Forward Voltage | V <sub>F</sub> | 1.25 | 1.5 | 1.85 | V | I <sub>F</sub> = 10 mA, Ta = -40°C-125°C | _ | | V <sub>F</sub> Temperature Coefficient | _ | _ | -1.5 | _ | mV/°C | _ | _ | ## **ACPL-M71T High-Speed Mode Switching Specifications** Over recommended temperature ( $T_A = -40$ °C to +125°C), 4.5V $\leq V_{DD} \leq 5.5$ V. All typical specifications are at $T_A = +25$ °C, $V_{DD} = 5V$ . | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |--------------------------------------------|------------------|------|------|------|-------|---------------------------------------------------------|----------|---------| | Propagation Delay Time to Logic | t <sub>PHL</sub> | _ | 26 | 35 | ns | $V_{in} = 4.5V - 5.5V$ , $R_{in} = 390\Omega \pm 5\%$ , | 5, 6, 11 | a, b, c | | Low Output <sup>a</sup> | | | | | | $C_{in} = 100 \text{ pF}, C_L = 15 \text{ pF}$ | | | | Propagation Delay Time to Logic | t <sub>PLH</sub> | _ | 26 | 35 | ns | | | | | High Output <sup>a</sup> | | | | | | | | | | Pulse Width Distortion <sup>b</sup> | PWD | _ | 0 | 12 | ns | | | | | Propagation Delay Skew <sup>c</sup> | t <sub>PSK</sub> | _ | _ | 15 | ns | | | | | Output Rise Time (10% – 90%) | t <sub>R</sub> | _ | 10 | _ | ns | | | | | Output Fall Time (90% – 10%) | t <sub>F</sub> | _ | 10 | _ | ns | | | | | Common Mode Transient | CM <sub>H</sub> | 15 | 25 | _ | kV/µs | $V_{in} = 0V$ , $R_{in} = 390\Omega \pm 5\%$ , | 12 | d | | Immunity at Logic High Output <sup>d</sup> | | | | | | $C_{in} = 100 \text{ pF}, V_{cm} = 1000 \text{V},$ | | | | | | | | | | T <sub>A</sub> = 25°C | | | | Common Mode Transient | CM <sub>L</sub> | 15 | 25 | _ | kV/µs | $V_{in} = 4.5V - 5.5V$ , $R_{in} = 390\Omega \pm 5\%$ , | 13 | е | | Immunity at Logic Low Output <sup>e</sup> | | | | | | $C_{in}$ = 100 pF, $V_{cm}$ = 1000V, | | | | | | | | | | T <sub>A</sub> = 25°C | | | - a. The $t_{PHL}$ propagation delay is measured from the 50% level ( $V_{in}$ or $I_F$ ) on the rising edge of the input pulse to 0.8V on the falling edge of the V<sub>O</sub> signal. The t<sub>PLH</sub> propagation delay is measured from the 50% level (V<sub>in</sub> or I<sub>F</sub>) on the falling edge of the input pulse to the 80% level on the rising edge of the VO signal. - b. PWD is defined as $|t_{PHL} t_{PLH}|$ . - c. t<sub>PSK</sub> is equal to the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature within the recommended operating conditions. - d. CM<sub>H</sub> is the maximum tolerable rate of rise of the common mode voltage to ensure that the output will remain in a high logic state. - e. CM<sub>I</sub> is the maximum tolerable rate of fall of the common mode voltage to ensure that the output will remain in a low logic state. ## **ACPL-M72T Low-Power Mode Switching Specifications** Over recommended temperature ( $-40^{\circ}$ C to +125°C), 3.0V $\leq$ V<sub>DD</sub> $\leq$ 5.5V. All typical specifications at +25°C and V<sub>DD</sub> = 5V. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |---------------------------------------------------------------------|------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|----------|---------| | Propagation Delay Time to | t <sub>PHL</sub> | _ | 60 | 100 | ns | I <sub>F</sub> = 4 mA, C <sub>L</sub> = 15 pF | 7, 8, 9, | a, b, c | | Logic Low Output <sup>a</sup> | | | | | | | 10, 14 | | | Propagation Delay Time to Logic High Output <sup>a</sup> | t <sub>PLH</sub> | _ | 35 | 100 | ns | | | | | Pulse Width Distortion <sup>b</sup> | PWD | _ | 25 | 50 | ns | | | | | Propagation Delay Skew <sup>c</sup> | t <sub>PSK</sub> | | | 60 | ns | | | | | Output Rise Time (10% – 90%) | t <sub>R</sub> | _ | 10 | _ | ns | | | | | Output Fall Time (90% – 10%) | t <sub>F</sub> | | 10 | _ | ns | | | | | Common Mode Transient<br>Immunity at Logic High Output <sup>d</sup> | CM <sub>H</sub> | 25 | 40 | _ | kV/µs | Using Broadcom LED Driving Circuit, $V_{in}$ = 0V, $R_1$ = 350 $\Omega$ ±5%, $R_2$ = 350 $\Omega$ ±5%, $V_{CM}$ = 1000V, $T_A$ = 25°C | 15 | d | | Common Mode Transient<br>Immunity at Logic Low Output <sup>e</sup> | CM <sub>L</sub> | 25 | 40 | _ | kV/µs | Using Broadcom LED Driving Circuit, $V_{in}$ = 4.5V–5.5V, $R_1$ = 350 $\Omega$ ±5%, $R_2$ = 350 $\Omega$ , $V_{CM}$ = 1000V, $T_A$ = 25°C | 16 | е | a. The t<sub>PHL</sub> propagation delay is measured from the 50% level (V<sub>in</sub> or I<sub>F</sub>) on the rising edge of the input pulse to 0.8V on the falling edge of the Vo signal. The t<sub>PLH</sub> propagation delay is measured from the 50% level (Vin or I<sub>F</sub>) on the falling edge of the input pulse to the 80% level on the rising edge of the V<sub>O</sub> signal. - b. PWD is defined as $|t_{PHL} t_{PLH}|$ . - c. t<sub>PSK</sub> is equal to the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature within the recommended operating conditions. - d. CM<sub>H</sub> is the maximum tolerable rate of rise of the common mode voltage to ensure that the output will remain in a high logic state. - e. CM<sub>L</sub> is the maximum tolerable rate of fall of the common mode voltage to ensure that the output will remain in a low logic state. ## **Package Characteristics** All typical at $T_A = 25$ °C. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |---------------------------------------------|------------------|------|------------------|------|------------------|-----------------------------------------------| | Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 4000 | _ | _ | V <sub>RMS</sub> | RH ≤ 50%, t = 1 minute, T <sub>A</sub> = 25°C | | Input-Output Resistance | R <sub>I-O</sub> | _ | 10 <sup>14</sup> | _ | Ω | V <sub>I-O</sub> = 500 V dc | | Input-Output Capacitance | C <sub>I-O</sub> | _ | 0.6 | _ | pF | f = 1 MHz, T <sub>A</sub> = 25°C | #### **Performance Plots** Figure 1: Typical Diode Input Forward Current Characteristic Figure 3: Typical Logic Low Output Voltage vs Logic Low Output Current Figure 5: ACPL-M71T (High-Speed) Typical Propagation Delay vs Temperature Figure 2: Typical Output Voltage vs Input Forward Current Figure 4: Typical Logic High Output Voltage vs Logic High Output Current Figure 6: ACPL-M71T (High-Speed) Typical Propagation Delay vs Forward Current Figure 7: ACPL-M72T (5V) Typical Propagation Delay vs Temperature Figure 9: ACPL-M72T (3V) Typical Propagation Delay vs Temperature Figure 8: ACPL-M72T (5V) Typical Propagation Delay vs Forward Current Figure 10: ACPL-M72T (3V) Typical Propagation Delay vs Forward Current ## **Test Circuit Diagrams** ## **ACPL-M71T High-Speed Mode** Figure 11: High-Speed Mode Test Circuit and Typical Waveform Figure 12: High-Speed Mode CMH Test Circuit and Typical Waveform Figure 13: High-Speed Mode CML Test Circuit and Typical Waveform #### **ACPL-M72T Low-Power Mode** Figure 14: Low-Power Mode Switching Test Circuit and Typical Waveform Figure 15: Low-Power Mode High CMR, CMH Test Circuit Figure 16: Low-Power Mode High CMR, CML Test Circuit ## **Application Circuits** Figure 17: Recommended Application Circuit for ACPL-M71T High-Speed Performance **Truth Table** | Vin | LED | V <sub>out</sub> | |-----|-----|------------------| | L | ON | L | | Н | OFF | Н | Figure 18: Recommended Application Circuit for ACPL-M72T Low-Power Performance **Truth Table** | Vin | LED | Vout | |-----|-----|------| | L | ON | L | | Н | OFF | Н | | Copyright © 2005–2024 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, go to <a href="https://www.broadcom.com">www.broadcom.com</a> . All trademarks, trade names, service marks, and logos referenced herein belong to their respective companies. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others. | | | | | | | | <b>BROADCOM</b> ° |