# Isolated, PWM-Input Control High-Side/Low-Side Half-Bridge Gate Driver ### DESCRIPTION The MP18871 is an isolated, half-bridge gate driver solution with up to 4A of source and sink peak current capability. The gate driver is designed to drive power switching devices with a short propagation delay and minimal pulsewidth distortion. By utilizing MPS's proprietary capacitive-based isolation technology. driver can provide up to 5kV<sub>RMS</sub> withstand voltage (per UL 1577) (SOIC wide-body package options). It can also provide a common-mode transient immunity (CMTI) rating above 100kV/µs between the input side and output driver. These advanced features enable high efficiency, high power density, and robustness in a wide variety of power applications. The MP18871 integrates dual-channel gate drivers in one package. Each output can be grounded to the separated grounds, or connected to a positive or negative voltage reference. The secondary topology can be configured as a half-bridge high-side (HS) and low-side (LS) driver, controlled by a single PWM input signal. To prevent shoot-through in the half-bridge driver, the MP18871 provides a configurable dead time, set via an external resistor. A wide primary-side VDDI supply voltage ( $V_{DDI}$ ) range makes the driver suitable to be interfaced with 3.3V and 5V digital controllers. The secondary-side driver can accept up to a 30V supply. All of the supply voltage pins feature multiple under-voltage lockout (UVLO) protection options. The MP18871 is available in SOIC-16 NB (narrow body), SOIC-16 WB (wide body), and LGA-13 (5mmx5mm) packages. ### **FEATURES** - Up to 5kV<sub>RMS</sub> Input to Output Isolation (SOIC-16 WB Package) - 1500V<sub>DC</sub> Functional Isolation between Two Secondary-Side Drivers (SOIC-16 NB and SOIC-16 WB Packages) - 700V<sub>DC</sub> Functional Isolation between Two Secondary-Side Drivers (LGA-13 Package) - Common-Mode Transient Immunity (CMTI) >100kV/µs - 2.8V to 5.5V Input VDDI Voltage (V<sub>DDI</sub>) Range to Interface with TTL and CMOS Compatible Inputs - Up to 30V Output Drive Supply with Several Under-Voltage Lockout (UVLO) Options - 4A Source, 4A Sink Peak Current Output - 50ns Typical Propagation Delay - Overlap Protection and Configurable Dead-Time Control - -40°C to +125°C Operating Temperature Range - UL 1577 Certified: - SOIC-16 NB: 3kV<sub>RMS</sub> Isolation for 60s - SOIC-16 WB: 5kV<sub>RMS</sub> Isolation for 60s - LGA-13: 2.5kV<sub>RMS</sub> Isolation for 60s - DIN EN IEC 60747-17 (VDE 0884-17): 2021-10 Certified: - SOIC-16 NB: 4242V<sub>PK</sub> Isolation - SOIC-16 WB: 6000V<sub>PK</sub> Isolation - LGA-13: 3535V<sub>PK</sub> Isolation - CQC Certified per GB 4943.1-2011 - Available in SOIC-16 NB, SOIC-16 WB, and LGA-13 (5mmx5mm) Packages ## **APPLICATIONS** - Half/Full-Bridge Converters - Isolated DC/DC Converters - Offline Isolated AC/DC Converters - DC/AC Inverters All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** # **SELECTION GUIDE** | Part Number | Peak Output Current (A) | Output<br>UVLO<br>(V) | On/<br>Off<br>Logic | Input<br>Logic | Configuration | Overlap<br>Protection | Config.<br>Dead<br>Time | Package | | | | | | | | | | |-------------|-------------------------|-----------------------|---------------------|----------------|----------------------|-----------------------|-------------------------|-----------------------|--|--|----------|----------------|----|--|--|--|----------------------------| | MP18871-4A | | 3 | | | | | | 0010 10 110 | | | | | | | | | | | MP18871-4B | | 5 | | | | | | | | | High-sic | High-side (HS) | S) | | | | SOIC-16 NB,<br>SOIC-16 WB, | | MP18871-4C | 4 | 8 | EN | PWM | /low-side (LS) | Yes | Yes | LGA-13 | | | | | | | | | | | MP18871-4D | | 10 | | | half-bridge | | | (5mmx5mm) | | | | | | | | | | | MP18871-4E | | 12 | | | | | | (0) | | | | | | | | | | | MP18871-A4A | | 3 | | | | | | | | | | | | | | | | | MP18871-A4B | | 5 | | | 110/10 | | | SOIC-16 NB, | | | | | | | | | | | MP18871-A4C | 4 | 8 | DIS | PWM | HS/LS<br>half-bridge | Yes | Yes | SOIC-16 WB,<br>LGA-13 | | | | | | | | | | | MP18871-A4D | | 10 | | | i iaii-biiuge | | | (5mmx5mm) | | | | | | | | | | | MP18871-A4E | | 12 | | | | | | (3) | | | | | | | | | | ## **ORDERING INFORMATION (1)** | Part Number* | Package | Top Marking | MSL Rating | |----------------|------------------|-------------|------------| | MP18871-4AGSE | | | | | MP18871-4BGSE | | | | | MP18871-4CGSE | | | | | MP18871-4DGSE | | | | | MP18871-4EGSE | SOIC-16 NB | | 2 | | MP18871-A4AGSE | 3010-10 NB | | 2 | | MP18871-A4BGSE | | | | | MP18871-A4CGSE | | | | | MP18871-A4DGSE | | | | | MP18871-A4EGSE | | | | | MP18871-4AGY | | | | | MP18871-4BGY | | | | | MP18871-4CGY | | | | | MP18871-4DGY | | | | | MP18871-4EGY | SOIC-16 WB | See Below | 3 | | MP18871-A4AGY | 30IC-16 WB | See Below | 3 | | MP18871-A4BGY | | | | | MP18871-A4CGY | | | | | MP18871-A4DGY | | | | | MP18871-A4EGY | | | | | MP18871-4AGLU | | | | | MP18871-4BGLU | | | | | MP18871-4CGLU | | | | | MP18871-4DGLU | | | | | MP18871-4EGLU | LCA 12 (EmmyEmm) | | 3 | | MP18871-A4AGLU | LGA-13 (5mmx5mm) | | 3 | | MP18871-A4BGLU | | | | | MP18871-A4CGLU | | | | | MP18871-A4DGLU | | | | | MP18871-A4EGLU | | | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP18871-4AGSE-Z, MP18871-4AGY-Z, or MP18871-4AGLU-Z). #### Note: 1) Contact MPS sales or our distributors to check the latest availability status for the ordering part numbers. # **TOP MARKING** MP18871-4X (SOIC-16 NB and SOIC-16 WB Packages) MPS YYWW M18871-4X LLLLLLLL MPS: MPS prefix YY: Year code WW: Week code M18871-4X: Part number X: UVLO level code, where X = A, B, C, D, or E LLLLLLL: Lot number ## **TOP MARKING** MP18871-A4X (SOIC-16 NB and SOIC-16 WB Packages) MPS YYWW 18871-A4X LLLLLLLL MPS: MPS prefix YY: Year code WW: Week code 18871-A4X: Part number X: UVLO level code, where X = A, B, C, D, or E LLLLLLL: Lot number ## **TOP MARKING** MP18871-4X (LGA-13 5mmx5mm Package) MPSYYWW MP18871 LLLLLLL 4x MPS: MPS prefix YY: Year code WW: Week code MP18871: Part number LLLLLL: Lot number 4X: Remaining alphanumeric characters of part number X: UVLO level code, where X = A, B, C, D, or E ## **TOP MARKING** MP18871-A4X (LGA-13 5mmx5mm Package) MPSYYWW MP18871 LLLLLLL A4X MPS: MPS prefix YY: Year code WW: Week code MP18871: Part number LLLLLL: Lot number A4X: Remaining alphanumeric characters of part number X: UVLO level code, where X = A, B, C, D, or E # **PACKAGE REFERENCE** # **PIN FUNCTIONS** | Pin # | | | | |---------------------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SOIC-16 NB,<br>SOIC-16 WB | LGA-13 | Name | Description | | 1 | 2 | PWM | <b>PWM logic control signal input.</b> The PWM pin can accept a TTL/CMOS level compatible input logic. This pin is internally pulled down to GNDI. OUTA is in phase with the PWM input, and OUTB is always complementary to OUTA with a configured dead time. | | 3, 8 | 4, 7 | VDDI | <b>Input-side power supply input.</b> VDDI supplies power to the primary-side control circuitry. These pins are internally shorted, and are locally decoupled to GNDI using a low-ESR/ESL bypass capacitor. The capacitor should be placed as close to the chip as possible. | | 4 | 1 | GNDI | <b>Input-side ground.</b> Reference ground for all input-side signals and internal control blocks. | | 5 | 5 | EN | <b>Enable control input</b> . The EN pin can be driven by an external TTL/CMOS level compatible input logic signal to enable/disable the chip. This pin is pulled high internally. Pull this pin high or leave it open to enable the chip; pull it low to shut down the driver output and disable the chip. | | 5 | 5 | DIS | <b>Disable control input.</b> The DIS pin can be driven by an external TTL/CMOS level compatible input logic signal to enable/disable the chip. This pin is pulled low internally. Pull this pin low or leave it open to enable the chip; pull it high to shut down the driver output and disable the chip. | | 6 | 6 | DT | <b>Dead time configuration input.</b> Leave the DT open to set the dead time to its minimum value. Tie a $2k\Omega$ to $150k\Omega$ resistor between DT and GNDI to set the dead-time. It is recommended to place a 220pF or greater ceramic capacitor in parallel with this resistor for improved noise immunity. | | 2, 7, 12, 13 | 3 | NC | Not connected. | | 9 | 8 | VSSB | Output-side ground for driver B. Reference ground for output driver B. | | 10 | 9 | OUTB | Gate drive output for driver B. Connect this pin to the channel B power device gate. | | 11 | 10 | VDDB | Output-side driver power supply input for driver B. This pin supplies power to the secondary-side driver B circuitry. It is locally decoupled to VSSB using a low-ESR/ESL bypass capacitor. The capacitor should be placed as close to the chip as possible. | | 14 | 11 | VSSA | Output-side ground for driver A. Reference ground for output driver A. | | 15 | 12 | OUTA | <b>Gate drive output for driver A.</b> Connect this pin to the channel A power device gate. | | 16 | 13 | VDDA | Output-side driver power supply input for driver A. This pin supplies power to the secondary-side driver A circuitry. It is locally decoupled to VSSA using a low-ESR/ESL bypass capacitor. The capacitor should be placed as close to the chip as possible. | | ABSOLUTE MAXIMUM RATINGS (2) | |---------------------------------------------------------------------------------------------------------------------| | $V_{\text{DDI}}$ - $V_{\text{GNDI}}$ 0.3V to +6.5V | | V <sub>PWM</sub> , V <sub>EN/DIS</sub> , V <sub>DT</sub> | | ( $V_{\text{GNDI}}$ - 0.3V) to ( $V_{\text{DDI}}$ + 0.3V) $V_{\text{PWM}}$ , $V_{\text{EN/DIS}}$ transient for 50ns | | $(V_{GNDI} - 5V)$ to $(V_{DDI} + 0.3V)$ | | $V_{DDA}$ - $V_{SSA}$ , $V_{DDB}$ - $V_{SSB}$ 0.3V to +35V | | $V_{\text{OUTA}}$ (V_SSA - 0.3V) to (V_DDA + 0.3V) $V_{\text{OUTA}}$ transient for 200ns | | ( $V_{SSA}$ - 2V) to ( $V_{DDA}$ + 0.3V) | | $V_{\text{OUTB}}$ ( $V_{\text{SSB}}$ - 0.3V) to ( $V_{\text{DDB}}$ + 0.3V) $V_{\text{OUTB}}$ transient for 200ns | | ( $V_{SSB}$ - 2V) to ( $V_{DDB}$ + 0.3V) $V_{SSA}$ - $V_{SSB}$ | | SOIC-16 NB, SOIC-16 WB1500V to +1500V | | LGA-13 (5mmx5mm)700V to +700V | | Continuous power dissipation (T <sub>A</sub> = 25°C) (3) | | SOIC-16 WB 2215mW | | SOIC-16 NB | | LGA-13 (5mmx5mm) 1175mW | | Junction temperature150°C | | Lead temperature260°C | | Storage temperature65°C to +150°C | | ESD Ratings | | Human body model (HBM) 4kV | | Charged device model (CDM) 2kV | | Recommended Operating Conditions (4) | | V <sub>DDI</sub> - V <sub>GNDI</sub> | | $V_{PWM}, V_{EN/DIS}$ $V_{GNDI}$ to $V_{DDI}$ | | $V_{DDA}$ - $V_{SSA}$ , $V_{DDB}$ - $V_{SSB}$ | | 4.2V to 30V (3V UVLO option) | | 6.5V to 30V (5V UVLO option) | | 9.2V to 30V (8V UVLO option) | | 12V to 30V (10V UVLO option) | | | | Operating junction temp (T <sub>J</sub> )40°C to +125°C | | Thermal Resistance (5) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}$ JC | | |------------------------|-------------------------|-----------------------|------| | SOIC-16 WB | 56 | 30 | °C/W | | SOIC-16 NB | 59 | 35 | °C/W | | LGA-13 (5mmx5mm) | 106 | 50 | °C/W | #### Notes: - 2) Exceeding these ratings may damage the device. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 5) Measured on the MP18871 evaluation board, 2-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $2.8V \le V_{DDI} - V_{GNDI} \le 5.5V$ , $V_{DDA} - V_{SSA} = V_{DDB} - V_{SSB} = 5V/12V/15V^{(6)}$ , $T_J = -40^{\circ}C$ to +125°C, typical value is tested at $T_J = 25^{\circ}C$ , all voltages with respect to the corresponding ground(s), unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|------|-----|------|-------| | Input-Side Supply Voltage | | | | | | | | V <sub>DDI</sub> under-voltage lockout (UVLO) threshold | V <sub>DDI_UVLO</sub> (V <sub>DDI</sub> - V <sub>GNDI</sub> ) falling | | 2.42 | 2.6 | 2.78 | V | | V <sub>DDI</sub> UVLO hysteresis | VDDI_UVLO_HYS | | 100 | 120 | 140 | mV | | Input-Side Supply Current | | | | | | | | VDDI shutdown current | I <sub>VDDI_SD</sub> | $V_{EN} = V_{GNDI}$ or $V_{DIS} = V_{DDI}$ | | 1 | 1.3 | mA | | VDDI operating current | I <sub>VDDI</sub> | f = 500kHz, 50% duty,<br>C <sub>LOAD</sub> = 100pF | | 2 | 2.8 | mA | | Logic Input (PWM, EN/DIS) | | | | | | | | Logic input high threshold | V <sub>LI_H</sub> | (V <sub>LI</sub> - V <sub>GNDI</sub> ) rising | | 1.6 | 1.8 | V | | Logic input low threshold | V <sub>LI_L</sub> | (V <sub>LI</sub> - V <sub>GNDI</sub> ) falling | 1 | 1.2 | | V | | Logic input hysteresis voltage | V <sub>LI_HYS</sub> | | 360 | 400 | 440 | mV | | Internal pull-up resistance | R <sub>LI_PU</sub> | EN | | 200 | | kΩ | | Internal pull-down resistance | R <sub>LI_PD</sub> | INA/INB, DIS | | 200 | | kΩ | | Output-Side Supply Voltage | | | | | | | | | Vdda_uvlo,<br>Vddb_uvlo | -A, 3V threshold | 2.7 | 3.2 | 3.7 | V | | V <sub>DDA</sub> , V <sub>DDB</sub> UVLO threshold when | | -B, 5V threshold | 5 | 5.5 | 6 | V | | (Vdda - Vssa) or (Vddb - Vssb) is | | -C, 8V threshold | 7.5 | 8 | 8.5 | V | | falling | V DDB_UVLO | -D, 10V threshold | 9.3 | 10 | 10.7 | V | | | | -E, 12V threshold | 11 | 12 | 13 | V | | | ., | -A/-B, 3V/5V threshold, respectively | 200 | 300 | 400 | mV | | V <sub>DDA</sub> , V <sub>DDB</sub> UVLO hysteresis | V <sub>DDA_UVLO_HYS</sub> , V <sub>DDB_UVLO_HYS</sub> | -C, 8V threshold | 420 | 520 | 620 | mV | | | VDDB_UVLO_H13 | -D/-E, 10V/12V threshold, respectively | 0.8 | 1 | 1.2 | V | | Output-Side Supply Current | | | | | | | | VDDA, VDDB shutdown current | Ivdda_sd,<br>Ivddb_sd | VEN = VGNDI OF VDIS = VDDI | | 1 | 1.3 | mA | | VDDA, VDDB quiescent current (current per channel) | Ivdda_q,<br>Ivddb_q | VEN = VDDI OR VDIS = VGNDI,<br>VINA/INB = VGNDI | | 1 | 1.3 | mA | | VDDA, VDDB operating current | Ivdda, | $f = 500kHz, C_{LOAD} = 100pF, V_{DDA}/V_{DDB} = 12V$ | | 2.5 | 3 | mA | | (current per channel) | I <sub>VDDB</sub> | $f = 500kHz, C_{LOAD} = 100pF, V_{DDA}/V_{DDB} = 15V$ | | 3 | 4.6 | mA | # **ELECTRICAL CHARACTERISTICS** (continued) $2.8V \le V_{DDI}$ - $V_{GNDI} \le 5.5V$ , $V_{DDA}$ - $V_{SSA} = V_{DDB}$ - $V_{SSB} = 5V/12V/15V^{(6)}$ , $T_J = -40^{\circ}C$ to +125°C, typical value is tested at $T_J = 25^{\circ}C$ , all voltages with respect to the corresponding ground(s), unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------|-------| | Gate Driver | | | | | | | | Logic high output voltage | Vouta_h,<br>Voutb_h | louta/ouтв = -10mA | V <sub>DDA</sub> /<br>V <sub>DDB</sub><br>- 0.03 | V <sub>DDA</sub> /<br>V <sub>DDB</sub><br>- 0.01 | | V | | Logic low output voltage | V <sub>OUTA_L</sub> ,<br>V <sub>OUTB_L</sub> | IOUTA/OUTB = 10mA | | VSSA/<br>VSSB<br>+0.01 | VSSA/<br>VSSB<br>+0.03 | V | | Peak output source current (7) | IOUTA_SRC,<br>IOUTB_SRC | VDDA - VSSA = VDDB - VSSB = 15V, VOUTA/OUTB - VSSA/SSB = 5V (5V Miller plateau), f = 1kHz | | -4 | | A | | Peak output sink current (7) | I <sub>OUTA_</sub> SNK,<br>I <sub>OUTB_</sub> SNK | V <sub>DDA</sub> - V <sub>SSA</sub> = V <sub>DDB</sub> - V <sub>SSB</sub> = 15V, V <sub>OUTA/OUTB</sub> - V <sub>SSA/SSB</sub> = 5V (5V Miller plateau), f = 1kHz | | 4 | | А | | Output source resistance | R <sub>OUTA_H</sub> ,<br>R <sub>OUTB_H</sub> | IOUTA/OUTB = -10mA | | 1.3 | 2.5 | Ω | | Output sink resistance | Routa_l,<br>Routb_l | IOUTA/OUTB = 10mA | | 1 | 2 | Ω | | Dead Time (DT) and Overlap Prote | ction | | | | | | | Dead Green (DT) | | Leave DT open, (minimum DT) | | 10 | 30 | ns | | Dead time (DT) | t <sub>DT</sub> | $R_{DT} = 20k\Omega$ | 130 | 190 | 250 | ns | | | | $R_{DT} = 100k\Omega$ | 700 | 900 | 1100 | ns | | DT matching tdtab-tdtba | tотм | | | 0 | 10 | ns | | Bias voltage for DT setting | $V_{DT}$ | $R_{DT} = 20k\Omega$ | 0.6 | 0.65 | 0.7 | V | | DT resistance range | $R_{DT}$ | | 2 | | 150 | kΩ | | Switching <sup>(8)</sup> | | | | | | | | Output rise time | t <sub>R</sub> | (Vouta/outв - Vssa/ssв) rising,<br>C <sub>LOAD</sub> = 1.8nF | | 10 | 20 | ns | | Output fall time | t <sub>F</sub> | (Vouta/outb - Vssa/ssb) falling,<br>CLOAD = 1.8nF | | 10 | 20 | ns | | Minimum pulse width | t <sub>PW_MIN</sub> | Output pulse off if shorter than $t_{PW\_MIN}$ , $C_{LOAD} = 0pF$ | | 23 | 35 | ns | | Propagation delay from PWM to the OUTA/OUTB rising edge | t <sub>PDLH</sub> | $V_{EN} = V_{DDI} \text{ or } V_{DIS} = V_{GNDI},$<br>$C_{LOAD} = 0pF$ | 35 | 50 | 65 | ns | | Propagation delay from PWM to the OUTA/OUTB falling edge | tpdhl | $\begin{aligned} V_{\text{EN}} &= V_{\text{DDI}} \text{ or } V_{\text{DIS}} = V_{\text{GNDI}}, \\ C_{\text{LOAD}} &= 0 p F \end{aligned}$ | 35 | 50 | 65 | ns | | Propagation delay from enable true to the OUTA/OUTB rising edge | | Set the OUTA/OUTB outputs high, C <sub>LOAD</sub> = 0pF | 35 | 50 | 65 | ns | | Propagation delay from disable true to the OUTA/OUTB falling edge | tpddis | Set the OUTA/OUTB outputs high, C <sub>LOAD</sub> = 0pF | 35 | 50 | 65 | ns | | Pulse-width distortion tpplh - tpphl | t <sub>PWD</sub> | C <sub>LOAD</sub> = 0pF | | 1 | 6 | ns | # **ELECTRICAL CHARACTERISTICS** (continued) $2.8V \leq V_{DDI} - V_{GNDI} \leq 5.5V, \ V_{DDA} - V_{SSA} = V_{DDB} - V_{SSB} = 5V/12V/15V^{(6)}, \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to \ +125^{\circ}C, \ typical \ T_{J} = -40^{\circ}C \ to$ value is tested at T<sub>J</sub> = 25°C, all voltages with respect to the corresponding ground(s), unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | Switching <sup>(8)</sup> | | | | | | | | Propagation delay matching (channel-to-channel) | tррм | CLOAD = 0pF | | 1 | 6 | ns | | Start-up delay from the input supply exiting UVLO to the output rising edge | tstu_vddi | $V_{\text{EN}} = V_{\text{DDI}}$ or $V_{\text{DIS}} = V_{\text{GNDI}}$ , set the OUTA/OUTB outputs high, $C_{\text{LOAD}} = 0 \text{pF}$ | 15 | 25 | 35 | μs | | Shutdown delay from the input supply entering UVLO to the output falling edge (7) | t <sub>SHD_VDDI</sub> | V <sub>EN</sub> = V <sub>DDI</sub> or V <sub>DIS</sub> = V <sub>GNDI</sub> , set the OUTA/OUTB outputs high, C <sub>LOAD</sub> = 0pF | | 500 | | ns | | Start-up delay from the output supply exiting UVLO to the output rising edge | tstu_vdda,<br>tstu_vddb | $V_{\text{EN}} = V_{\text{DDI}}$ or $V_{\text{DIS}} = V_{\text{GNDI}}$ , set the OUTA/OUTB outputs high, $C_{\text{LOAD}} = 0 \text{pF}$ | 10 | 20 | 30 | μs | | Shutdown delay from output supply entering UVLO to the output falling edge (7) | tshd_vdda,<br>tshd_vddb | $V_{\text{EN}} = V_{\text{DDI}}$ or $V_{\text{DIS}} = V_{\text{GNDI}}$ , set the OUTA/OUTB outputs high, $C_{\text{LOAD}} = 0 \text{pF}$ | | 500 | | ns | | Static common-mode transient immunity (CMTI) (7) | CMTI <sub>STC</sub> | $V_{EN} = V_{DDI}$ or $V_{DIS} = V_{GNDI}$ , $V_{PWM} = V_{GNDI}$ or $V_{DDI}$ , slew rate of GNDI vs. VSSA/VSSB, $V_{CM} = 1500V$ | 100 | | | kV/µs | | Dynamic CMTI <sup>(7)</sup> | CMTI <sub>DYN</sub> | $V_{EN} = V_{DDI}$ or $V_{DIS} = V_{GNDI}$ ,<br>f = 100kHz pulse at PWM,<br>slew rate of $V_{GNDI}$ vs. $V_{SSA/SSB}$ ,<br>$V_{CM} = 1500V$ | 100 | | | kV/µs | #### Notes: <sup>6)</sup> For the test conditions, VDDA - VSSA = VDDB - VSSB = 5V is used for 3V UVLO devices; VDDA - VSSA = VDDB - VSSB = 12V is used for 5V and 8V UVLO devices; and $V_{DDA}$ - $V_{SSA} = V_{DDB}$ - $V_{SSB} = 15V$ is used for 10V and 12V UVLO devices. Guaranteed by characterization; not production tested. <sup>8)</sup> See Figure 1, Figure 2, and Figure 3 on page 19, as well as Figure 4 and Figure 5 on page 20 for details. # **INSULATION AND SAFETY-RELATED SPECIFICATIONS** | Parameters | Symbol | Condition | SOIC-16<br>WB | SOIC-16<br>NB | LGA-13 | Units | |-------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|------------|------------------| | External air gap (clearance) (9) | CLR | Shortest pin-to-pin distance through the air between the primary and secondary sides | >8 | >4 | 3.5 | mm | | External tracking (creepage) (9) | CPG | Shortest pin-to-pin distance across the package surface between the primary and secondary sides | >8 | >4 | 3.5 | mm | | Distance through insulation | DTI | Internal clearance | >20 | >20 | >20 | μm | | Comparative tracking index | СТІ | According to IEC60112 | >600 | >600 | >600 | V | | Material group | | According to IEC 60664-1 | I | I | I | | | | | Rated mains voltages ≤ 150V <sub>RMS</sub> | I-IV | I-IV | I-IV | | | Overvoltage category per IEC 60664-1 | | Rated mains voltages ≤ 300V <sub>RMS</sub> | I-IV | 1-111 | 1-111 | | | 120 00004-1 | | Rated mains voltages ≤ 600V <sub>RMS</sub> | 1-111 | I-II | - | | | UL 1577, 5th Edition | | | | | | | | Recognized under UL 157 | 7 Compor | nent Recognition Program, Single Pro | tection. Fil | e number: | E322138 | | | Dielectric withstanding insulation voltage | Viso | $V_{TEST} = V_{ISO}$ for $t = 60s$ (qualification), $V_{TEST} = 1.2 \text{ x } V_{ISO}$ for $t = 1s$ (100% production) | 5000 | 3000 | 2500 | V <sub>RMS</sub> | | DIN EN IEC 60747-17 (VD | E 0884-1 | 7): 2021-10 <sup>(10)</sup> | | | | | | Certified according to DIN Certification number: 4005 | | 0747-17 (VDE 0884-17): 2021-10; EN | N IEC 6074 | 7-17:2020- | +AC: 2021. | | | Maximum repetitive peak isolation voltage | VIORM | AC voltage (bipolar) | 891 | 560 | 560 | V <sub>PK</sub> | | Maximum working | V <sub>IOWM</sub> | AC voltage (sine wave) | 630 | 400 | 400 | V <sub>RMS</sub> | | isolation voltage | VIOWM | DC voltage | 891 | 560 | 560 | V <sub>DC</sub> | | Maximum transient isolation voltage | Vютм | $V_{\text{TEST}} = V_{\text{IOTM}} \text{ for } t = 60s$ (qualification), $V_{\text{TEST}} = 1.2 \text{ x } V_{\text{IOTM}} \text{ for } t = 1s \text{ (100\% production)}$ | 6000 | 4242 | 3535 | VPK | | Apparent charge (11) measuring voltage | V <sub>pd(m)</sub> | Method b1, at routine test (100% production), $V_{pd(ini)} = 1.2 \text{ x } V_{IOTM}$ , $t_{ini} = 1s$ , $V_{pd(m)} = 1.875 \text{ x } V_{IORM}$ , $t_m = 1s$ , partial discharge < 5pC | 1697 | 1061 | 1061 | V <sub>PK</sub> | | Maximum surge isolation voltage (12) | VIOSM | Tested per IEC 62368-1 with 1.2/50 $\mu$ s pulse, $V_{TEST} = 1.3 \times V_{IOSM}$ (qualification) | 4000 | 4000 | 3500 | V <sub>PK</sub> | | Barrier capacitance (13) | Cıo | f = 1MHz | ~1 | ~1 | ~1 | pF | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | | >1012 | | Ω | | Insulation resistance (13) | Rıo | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | | >10 <sup>11</sup> | | Ω | | | | $V_{IO} = 500V, T_A = T_S = 150$ °C | | >109 | | Ω | | Pollution degree | | Per DIN VDE 0110 Table 1 | | | | | | Climatic category | | | | 40/125/21 | | | ## INSULATION AND SAFETY-RELATED SPECIFICATIONS (continued) #### GB 4943.1-2011 Certified according to CQC GB 4943.1-2011. File number: CQC22001348725, CQC22001348722, and CQC22001348723. SOIC-16 WB: Reinforced insulation, altitude ≤ 5000m, 125°C thermal cycling test passed, 700V<sub>P</sub> maximum working voltage Basic insulation, altitude ≤ 5000m, 125°C thermal cycling test passed, 660V maximum working voltage Basic insulation, altitude ≤ 5000m, 125°C thermal cycling test passed, 480V<sub>P</sub> maximum working voltage #### Notes: - See the Package Information section on page 30 for detailed dimensions. As an isolated solution, the recommended land pattern is helpful to ensure adequate safety creepage and clearance distances on a PCB. - 10) This coupler is suitable for "basic electrical insulation" only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - 11) Electrical discharge caused by a partial discharge in the coupler. - 12) The surge test is carried out in oil. - 13) The barrier's primary-side and secondary-side terminals are connected, forming a two-terminal device. C<sub>IO</sub> and R<sub>IO</sub> are measured between the two terminals of the coupler. ## SAFETY LIMITING VALUES (14) | Parameters | Symbol | Condition | SOIC-16<br>WB | SOIC-16<br>NB | LGA-13<br>5x5 | Units | |---------------------------------|--------|----------------------------------------------------------------------------------------------------|---------------|---------------|---------------|-------| | Maximum safety temperature (15) | Ts | | 150 | 150 | 150 | °C | | Maximum output safety | lo o | $V_{DDA} - V_{SSA} = V_{DDB} - V_{SSB} = 12V$ (16), $T_{J} = 150^{\circ}C$ , $T_{A} = 25^{\circ}C$ | | 87 | 48 | mA | | current (current per channel) | ls_o | $V_{DDA}$ - $V_{SSA}$ = $V_{DDB}$ - $V_{SSB}$ = 30V,<br>$T_{J}$ = 150°C, $T_{A}$ = 25°C | 36 | 35 | 19 | mA | | | | Input side | 15 | 15 | 15 | mW | | Safety power dissipation | D. | Output side, channel A | 1100 | 1050 | 580 | mW | | (17) | Ps | Output side, channel B | 1100 | 1050 | 580 | mW | | | | Total | 2215 | 2115 | 1175 | mW | #### Notes: - 14) Maximum value allowed in the event of a failure. - 15) The maximum safety temperature (T<sub>S</sub>) has the same value as the maximum junction temperature, T<sub>J</sub> (MAX), specified in the Absolute Maximum Ratings section on page 8. - 16) Tested for 5V and 8V UVLO devices. - 17) Test conditions: $V_{DDI}$ $V_{GNDI}$ = 5.5V, $V_{DDA}$ $V_{SSA}$ = $V_{DDB}$ $V_{SSB}$ = 30V, $T_{J}$ = 150°C, $T_{A}$ = 25°C. The safety power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . This function can be calculated using the following equations: $T_S = T_J (MAX) = T_A + (\theta_{JA} \times P_S)$ $P_S = I_S \stackrel{\cdot}{x} V_I$ Where $V_I$ is the input voltage. ## THERMAL DERATING CURVE FOR SAFETY LIMITING VALUES # Thermal Derating Curve for Safety Limiting Current SOIC-16 WB package # Thermal Derating Curve for Safety Limiting Current SOIC-16 NB package # Thermal Derating Curve for Safety Limiting Current LGA-13 package # Thermal Derating Curve for Safety Limiting Power SOIC-16 WB package # Thermal Derating Curve for Safety Limiting Power SOIC-16 NB package # Thermal Derating Curve for Safety Limiting Power LGA-13 package ## TYPICAL CHARACTERISTICS $V_{DDI}$ - $V_{GNDI}$ = 5V, $V_{DDA}$ - $V_{SSA}$ = $V_{DDB}$ - $V_{SSB}$ = 12V, $C_{LOAD}$ = 0pF, $T_J$ = 25°C, all voltages with respect to the corresponding ground(s), unless otherwise noted. 1.95 -40 -20 0 JUNCTION TEMPERATURE (°C) 20 40 60 80 100 120 140 VDDI=3.3V VDDI=5.0V # VDDA, VDDB Operating Current vs. T<sub>J</sub> Per channel, f = 500kHz, duty cycle = 50%, ### VDDA, VDDB Operating Current vs. f<sub>sw</sub> Per channel, duty cycle = 50% # TYPICAL CHARACTERISTICS (continued) V<sub>DDI</sub> - V<sub>GNDI</sub> = 5V, V<sub>DDA</sub> - V<sub>SSA</sub> = V<sub>DDB</sub> - V<sub>SSB</sub> = 12V, C<sub>LOAD</sub> = 0pF, T<sub>J</sub> = 25°C, all voltages with respect to the corresponding ground(s), unless otherwise noted. ## Output Source/Sink Resistance vs. TJ ## Output Peak Source/Sink Current vs. VDDA/VDDB Supply Voltage ## Output Rise/Fall Time vs. TJ ## Propagation Delay vs. TJ ## Minimum Pulse Width vs. TJ # TYPICAL CHARACTERISTICS (continued) V<sub>DDI</sub> - V<sub>GNDI</sub> = 5V, V<sub>DDA</sub> - V<sub>SSA</sub> = V<sub>DDB</sub> - V<sub>SSB</sub> = 12V, C<sub>LOAD</sub> = 0pF, T<sub>J</sub> = 25°C, all voltages with respect to the corresponding ground(s), unless otherwise noted. # 1000 800 DEAD TIME (ns) 600 400 0 20 Dead Time vs. TJ RDT=20kΩ RDT=50kΩ RDT=100kΩ 40 60 80 100 120 140 **JUNCTION TEMPERATURE (°C)** 200 0 -40 -20 © 2022 MPS. All Rights Reserved. ## TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are tested on the evaluation board. $V_{DDI}$ - $V_{GNDI}$ = 5V, $V_{DDA}$ - $V_{SSA}$ = $V_{DDB}$ - $V_{SSB}$ = 12V, $C_{LOAD}$ = 0pF, $T_A$ = 25°C, all voltages with respect to the corresponding ground(s), unless otherwise noted. ## **Dead-Time Control** ### **Dead Time vs. Dead Time Resistor** ## DYNAMIC PARAMETERS DEFINITIONS Figure 1: Output Rising and Falling Time Figure 2: Enable/Disable Response Time (Dead Time Function Disabled) for Channel A (Left) and Channel B (Right) Figure 3: Propagation Delay Matching and Pulse-Width Distortion (Dead Time Function Disabled) # **DYNAMIC PARAMETERS DEFINITIONS (continued)** Figure 4: V<sub>DDI</sub> and V<sub>DDA</sub>, V<sub>DDB</sub> Under-Voltage Lockout (UVLO) (Dead Time Function Disabled) Figure 5: Dead Time Setting © 2022 MPS. All Rights Reserved. # **DEVICE FUNCTIONAL MODES** Table 1: Logic Truth Table (18) (19) | | Inputs | | Po | wer Sup | oly | Out | puts | Natas | |--------|--------|--------|------|---------|------|------|------|------------------------------------| | PWM | EN | DIS | VDDI | VDDA | VDDB | OUTA | OUTB | Notes | | L or O | H or O | L or O | Р | Р | Р | L | Н | Output transition occurs after the | | Н | H or O | L or O | Р | Р | Р | Н | L | dead time expires | | Х | L | Н | Р | Х | Х | L | L | The chip is disabled | | Х | Х | Х | UP | Х | Х | L | L | VDDI is unpowered | | L or O | H or O | L or O | Р | UP | Р | L | Н | VDDA is uppowered | | Н | H or O | L or O | Р | UP | Р | L | L | VDDA is unpowered | | L or O | H or O | L or O | Р | Р | UP | Ĺ | L | VDDB is uppowered | | Н | H or O | L or O | Р | Р | UP | Н | L | VDDB is unpowered | #### Notes: <sup>18)</sup> L: Logic low; H: Logic high; O: Open; X: Not applicable; P: Powered; UP: Unpowered, UVLO condition. 19) If VDDI is powered, the output can operate as long as this channel is powered normally. # **FUNCTIONAL BLOCK DIAGRAMS** Figure 6: Functional Block Diagram (MP18871-4x, Enable Control Logic) Figure 7: Functional Block Diagram (MP18871-A4x, Disable Control Logic) ## **OPERATION** The MP18871 is an isolated, PWM-input control, half-bridge gate driver solution with 4A of peak output current capability. This IC is designed to drive power switching devices with a short propagation delay and minimal pulse-width distortion. These advanced features enable high efficiency, high power density, and robustness in a wide variety of power applications. See Table 1 on page 21 for device functional modes. ## **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) is implemented to avoid the chip or certain blocks from operating at insufficient supply voltage. The MP18871 incorporates internal UVLO comparators for all of the input and output supply circuit blocks to monitor the VDDI, VDDA, and VDDB voltages ( $V_{DDI}$ , $V_{DDA}$ and $V_{DDB}$ , respectively). Figure 4 on page 20 shows the input and output supply UVLO time sequence diagram. If the input bias voltage (V<sub>DDI</sub>) is unpowered or under the UVLO threshold, the chip is not enabled and the output stages do not receive control signals from the input stage. The UVLO mechanism holds the output forced low, regardless of the present logic levels of the input signals (including EN/DIS and PWM). If either output stage of the driver is unpowered or below its UVLO threshold, the corresponding channel's output is also pulled low. As long as either channel is powered normally, the corresponding channel can accept the related control signal. ## Input Stage and On/Off Control All of the control input pins (EN/DIS and PWM) can accept a TTL/CMOS compatible logic input that is reliably isolated from each output. These control pins can easily be driven with common logic-level signals from a digital controller. However, any input signal applied to these control pins must never exceed the input stage supply V<sub>DDI</sub>. Therefore, it is recommended to tie VDDI to the same power supply as the control signal sources. The control logic for EN is active high, while the control logic for DIS is active-low. OUTA is in phase with the PWM input and OUTB is always complementary to OUTA with a configured dead time. If the PWM input is left open, it is forced logic low via the internal pull-down resistors. Provide a steady control signal to the PWM pin for stable operation; do not float this pin. Similarly, for on/off control, the EN pin is tied to VDDI via the internal pull-up resistor, while the DIS pin is connected to GNDI via the internal pull-down resistor. Although leaving the EN/DIS pins floating does allow the chip to operate normally after start-up, it is recommended to provide a stable external signal input for on/off control in actual applications. ## **Output Stage** The MP18871's output stage is comprised of an upper P-channel MOSFET and a lower N-channel MOSFET (see Figure 8). The effective output pull-up source resistance (R<sub>OUTA\_H</sub>/R<sub>OUTB\_H</sub>) is the on resistance of the upper P-channel MOSFET, which delivers the large peak source current during the external power switch turn-on transition. The pull-down structure is an N-channel MOSFET, for which the on resistance (R<sub>OUTA\_L</sub>/R<sub>OUTB\_L</sub>) is the output effective pull-down impedance when the device is driven low. Figure 8: Output Stage The output stage is optimized to provide strong driving capacity to a power device during the Miller plateau interval of the on/off switching procedure. The MP18871 is capable of delivering 4A peak source/sink current pulses. The rail-to-rail output ensures that the voltage switches between $V_{DDA}/V_{DDB}$ and $V_{SSA}/V_{SSB}$ , respectively. # Configurable Dead Time (DT) and Overlap Protection To prevent shoot-through in the half-bridge driver, the MP18871 allows the user to adjust the dead time (DT). The configurable dead time function inserts a user-programmable delay between the OUTA and OUTB transitions. The MP18871 always selects the driver's set DT as the operating DT. When DT control is enabled, the overlap protection scheme is also activated. This prevents both channels from outputting logic high simultaneously. This overlap protection does not affect the DT setting during normal operation. DT operation is present on all output transitions from low to high. See Figure 5 on page 20 for more information regarding DT operation. The chip's dead time is set via the DT pin. A steady-state bias voltage (about 0.65V) is generated at the DT pin, and the DT pin's source current is monitored to adjust the DT delay. If the DT pin is left open, the minimum dead-time duration ( $t_{DT}$ ) is set. DT is typically configured by placing a single resistor ( $R_{DT}$ ) between the DT pin and the input stage's ground (GNDI). $R_{DT}$ should be between $2k\Omega$ and $150k\Omega$ . It is recommended to place a 220pF or greater filter capacitor in parallel. See the dead time vs. $R_{DT}$ curve on page 18 for more details. ### **Common-Mode Transient Immunity (CMTI)** Common-mode transient immunity (CMTI) is one of the key characteristics that determines an isolator's robustness, and is especially important in high-voltage applications that utilize devices with fast transient response (e.g. SiC/GaN FET). When a power device is switching, the high slew rate dv/dt or di/dt transient noise can corrupt the signal transmission across the isolation barrier (see Figure 9 and Figure 10). Figure 9: High Slew Rate Transient Noise Coupling Path Figure 10: Abnormal Pulse Caused by Coupled Noise if dv/dt > CMTI CMTI is defined as the maximum tolerable rateof-rise (or fall) of a common-mode voltage applied between two isolated circuits, given in volts per second (V/ns or kV/µs). Below the maximum slew rate of a common-mode voltage, the isolator's output remains at the specified logic level and timing. Figure 11 on page 25 shows the CMTI test setup to measure the CMTI of a coupler in both static and dynamic operation, under the specified common-mode pulse magnitude ( $V_{\text{CM}}$ ), the specified slew rate for the common-mode pulse ( $dV_{\text{CM}}/dt$ ), and other specified test or ambient conditions. The isolator's output should remain in the correct state as long as the pulse magnitude and the slew rate meet the relevant CMTI specifications. Figure 11: CMTI Test Set-Up ## APPLICATION INFORMATION ## **Selecting the VDDI Capacitor** The VDDI capacitor reduces the surge current drawn from the input supply, and supports current consumption for the primary logic interface and transmitter block. Since the input side's operating current is only a few mA, a 100nF ceramic capacitor with X5R or X7R dielectrics is strongly recommended due to its low ESR and small temperature coefficients. For most applications, if the real supply power is far away from the VDDI pin then it is recommended to add a >1µF bypass capacitor in parallel with this 100nF ceramic capacitor. ## Selecting the VDDA/VDDB Capacitor The VDDA/VDDB capacitor is the bypass capacitor for the output gate driver. It supports current consumption for the driving control block, maintains a stable driving voltage, and supports up to 4A of transient source current. Given that the allowable $V_{DDA}/V_{DDB}$ voltage ripple is $\Delta V_{DDA}/V_{DDB}$ , and guarantees that the driver supply voltage cannot drop close to the UVLO level, the minimum VDDA/VDDB capacitance ( $C_{VDDA/VDDB}$ ) can be calculated with Equation (1): $$C_{VDDA/VDDB} = \frac{I_{VDDA/VDDB} \times \frac{1}{f_{SW}} + Q_{G}}{\Delta V_{DDA} / V_{DDB}}$$ (1) Where $I_{VDDA/VDDB}$ is the VDDA/VDDB operating current, $f_{SW}$ is the switching frequency, and $Q_G$ is the power device's gate charge. Keep in mind that the loop resistance, voltage drop, and DC bias voltage ripple impact the supply voltage. Especially for channel A, which usually operates as the high-side (HS) driver in a half-bridge converter and is powered by a bootstrap circuit, too high of a VDDA capacitance ( $C_{VDDA}$ ) is not recommended as it may lead to issues, such as not charging quickly enough at system start-up or during the bootstrap cycle, or V<sub>DDA</sub> remaining below its UVLO threshold and failing to power the HS Α 1µF capacitor is typically recommended for channel A. If channel A is powered by a special supply, a higher C<sub>VDDA</sub> can be selected. Channel B is powered by a separate supply. Because the VDDB capacitor ( $C_{VDDB}$ ) must support $C_{VDDA}$ 's charging current via the bootstrap circuit, a greater bypass capacitance can be chosen (e.g. a $10\mu F$ ceramic capacitor). It is recommended to place a secondary, high-frequency, 100nF bypass capacitor in parallel. # Selecting the Bootstrap Diode and Series Resistor A bootstrap configuration is often applied to power the HS driver in a half-bridge converter. The bootstrap capacitor (C<sub>BST</sub>) is charged through the bootstrap diode and series resistor during the low-side (LS) turn-on interval. The diode loads the high reverse voltage (greater than bus voltage) during the LS turn-on interval. To reduce the conduction losses and reverse recovery losses, a high-voltage, fast recovery diode or Schottky diode is recommended. A bootstrap series resistor ( $R_{BST}$ ) is also recommended used to limit the inrush charging current, which can generate a spike on the VDDA pin. It is recommended that $R_{BST}$ not exceed $10\Omega$ . The estimated peak charging current can then be calculated with Equation (2): $$I_{BST} = \frac{V_{DDA} / V_{DDB} - V_{D\_BST}}{R_{BST}}$$ (2) Where $V_{D\_BST}$ is the forward voltage drop of the bootstrap diode, and $R_{BST}$ is the bootstrap series resistor. ### Selecting the Input Filter for PWM The INA/INB input filter is not necessary in theory because the low-pass filter slows the PWM signal's rising/falling edge and affects the propagation delay. However, if there is significant high-frequency ringing introduced by the PCB traces, it is recommended to add a simple RC filter at the input close to the PWM pin. To avoid increasing the input resistance, a resistor below $100\Omega$ is typically recommended. When selecting the filter capacitor, ensure that the filter's cutoff frequency is at least ten times greater than $f_{\text{SW}}$ , a capacitance of dozens of pF is typically sufficient. ## **Selecting the External Driving Resistor** The external driving resistor can be applied to limit the ringing noise on the driving signal and adjust the switching speed to improve EMI performance. However, a greater driving resistance increases switching losses, reduces system efficiency, and can introduce thermal issues. In actual applications, the turn-on and turn-off speeds can be adjusted the respective driving resistors. Place the sink resistor in series with an anti-parallel diode, and keep it separate from the source resistor. The total driving resistance when pulling the power device low is sum of the sink resistor placed in parallel with the source resistor. The peak driving current can be used to evaluate the effect of the driving resistors. Without a driving resistor, the MP18871 can drive up to 4A of peak source and sink currents. Considering the driving resistor, the peak source driving current for outputs A and B can be calculated with Equation (3) and Equation (4), respectively: $$I_{\text{OUTA\_SRC}} = \frac{V_{\text{DDA}}}{R_{\text{OUTA H}} + R_{\text{G-SRC}} + R_{\text{G(INT)}}}$$ (3) $$I_{\text{OUTB\_SRC}} = \frac{V_{\text{DDB}}}{R_{\text{OUTB H}} + R_{\text{G SRC}} + R_{\text{G(INT)}}}$$ (4) The peak sink driving current for outputs A and B can be calculated with Equation (5) and Equation (6), respectively: $$I_{\text{OUTA\_SNK}} = \frac{V_{\text{GSA\_ON}}}{R_{\text{OUTA\_L}} + R_{\text{G\_SRC}} || R_{\text{G\_SNK}} + R_{\text{G(INT)}}}$$ (5) $$I_{\text{OUTB\_SNK}} = \frac{V_{\text{GSB\_ON}}}{R_{\text{OUTB\_L}} + R_{\text{G\_SRC}} \parallel R_{\text{G\_SNK}} + R_{\text{G(INT)}}} \quad (6)$$ Where $R_{G\_SRC}$ is the external source resistor, $R_{G\_SNK}$ is the external sink resistor, $R_{G(INT)}$ is the power device's internal gate resistance, and $V_{GSA\_ON}/V_{GSB\_ON}$ is the power device's stable gate-source voltage during the turn-on interval. $V_{\text{GSA\_ON}}/V_{\text{GSB\_ON}}$ should typically be close to $V_{\text{DDA}}/V_{\text{DDB}}.$ Since the driving current cannot exceed 4A, set the actual peak driving current to be whichever is the smaller value between the estimated I<sub>OUTA\_SRC/OUTB\_SRC</sub> or I<sub>OUTA\_SNK/OUTB\_SNK</sub> and 4A. ## Setting the Dead Time via the DT Pin In a half-bridge power converter, a dead time is inserted during dynamic switching transitions between the HS and LS power devices to prevent shoot-through. The MP18871's dead time can be controlled via the DT pin. The chip always selects the driver's set dead time as the operating dead time. The DT setting should be determined based on the actual system requirements. Consider the real $V_{GS}$ , $V_{DS}$ , and switch node waveforms of both the HS and LS power devices as well as ZVS control logic. Ensure that the DT interval has sufficient margin under any possible load condition. The MP18871's dead time setting is configured via the DT pin. Select a suitable resistor based on the dead time vs. R<sub>DT</sub> curve on page 18. ### **Estimated Gate Driver Power Loss** The total gate driver power loss is used to estimate the thermal performance. The MP18871 must operate under the safety limiting values (see the Safety Limiting Values section on page 13 for more details). To estimate the gate driver power loss, first calculate the chip's operation power consumption ( $P_{OP}$ ) using Equation (7): $$P_{OP} = V_{DDI} \times I_{VDDI} + V_{DDA} \times I_{VDDA} + V_{DDB} \times I_{VDDB}$$ (7) The gate driver's self-power consumption is related to $f_{SW}$ and the supply voltage. For the relationship reference between the input and output channels' current consumption vs. the operating frequency, see the Typical Characteristics section on page 15. Next, consider the gate driver power loss during switching operation. As a conventional totempole (TP) gate driver, each channel of the MP18871 charges and discharges the power device's gate capacitance once during every switching cycle. During the charging and the discharging period, the total energy is supplied by VDDA/VDDB. If there is no external gate driver resistor, the power dissipation (P<sub>SW</sub>) can be calculated with Equation (8): $$\begin{aligned} P_{\text{SW}} &= \left( V_{\text{DDA}} \times \int_{0}^{t_{\text{ON}}} i_{\text{GA}}(t) dt + V_{\text{DDB}} \times \int_{0}^{t_{\text{ON}}} i_{\text{GB}}(t) dt \right) \times f_{\text{SW}} \\ &= \left( V_{\text{DDA}} + V_{\text{DDB}} \right) \times Q_{\text{G}} \times f_{\text{SW}} \end{aligned} \tag{8}$$ Where $t_{\text{ON}}$ is the turn-on time, and $l_{\text{GA/GB}}(t)$ is the driving current. The behavior of the external source/sink resistors adds complexity to the dynamic power dissipation estimation. If the driving current is not saturated to 4A within one switching cycle with external gate resistors, then $P_{SW}$ is shared between the gate driver's internal source and sink resistances and the external gate driver resistors, based on the ratio of these series resistances. In this circumstance, $P_{SW}$ can be calculated with Equation (9): $$\begin{split} P_{\text{SW}} &= \frac{V_{\text{DDA}} \times Q_{\text{G}} \times f_{\text{SW}}}{2} \times \left(\frac{R_{\text{OUTA\_H}}}{R_{\text{OUTA\_H}} + R_{\text{G\_SRC}} + R_{\text{G(INT)}}} + \frac{R_{\text{OUTA\_L}}}{R_{\text{OUTA\_L}} + R_{\text{G\_SRC}} \square R_{\text{G\_SNK}} + R_{\text{G(INT)}}}\right) \\ &+ \frac{V_{\text{DDB}} \times Q_{\text{G}} \times f_{\text{SW}}}{2} \times \left(\frac{R_{\text{OUTB\_H}}}{R_{\text{OUTB\_H}} + R_{\text{G\_SRC}} + R_{\text{G(INT)}}} + \frac{R_{\text{OUTB\_L}}}{R_{\text{OUTB\_L}} + R_{\text{G\_SRC}} \square R_{\text{G\_SNK}} + R_{\text{G(INT)}}}\right) \end{split} \tag{9}$$ Where $t_{\text{ON\_SAT/OFF\_SAT}}$ is the turn-on/off time with a saturated 4A current output, and $V_{\text{GSA/GSB}}(t)$ is the power device's gate voltage during this saturation time. In some conditions, the MP18871 outputs the saturated 4A current at the beginning of the turn-on/off interval. During this saturation time, the power loss ( $P_{SW\_SAT}$ ) can be calculated with Equation (10): $$P_{SW\_SAT} = 4A \times \int_{0}^{t_{ON\_SAT}} \left( V_{DDA} - V_{GSA}(t) \right) dt + 4A \times \int_{0}^{t_{OFF\_SAT}} \left( V_{GSA}(t) \right) dt$$ $$+ 4A \times \int_{0}^{t_{ON\_SAT}} \left( V_{DDB} - V_{GSB}(t) \right) dt + 4A \times \int_{0}^{t_{OFF\_SAT}} \left( V_{GSB}(t) \right) dt$$ $$(10)$$ The actual power loss is the sum of Equation (9) and Equation (10). Therefore, the total power loss dissipated in the MP18871 ( $P_{LOSS}$ ) can be calculated with Equation (11): $$P_{LOSS} = P_{OP} + P_{SW}$$ (11) Multiply $P_{LOSS}$ by the junction-to-ambient thermal resistance $(\theta_{JA})$ to determine the junction temperature rise above the ambient temperature $(T_A)$ . Ensure that the junction temperature $(T_J)$ is below the maximum safety temperature $(T_S)$ . ### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 12 and follow the guidelines below: - Place the bypass/decoupling capacitors as close as possible to the VDDI/VDDA/VDDB supply pins and the corresponding grounds. For each supply pin, it is recommended to add a low-ESR/ESL, high-frequency, 100nF bypass capacitor. - 2. Place the dead-time setting resistor and its bypass capacitor close to the DT pin. - 3. If an input RC filter is used, it is recommended to place this filter close to the corresponding control pin. - 4. Place the high-current paths (e.g. the supply path, drive path, and the connection between the external power device source and the VSSA/VSSB pins) very close to the driver chip with short, direct, and wide traces to minimize parasitic inductance and avoid large transients and ringing noise. - 5. It is strongly recommended to place large power and ground planes or use multiple ground layers to help dissipate heat from the gate driver chip to the PCB and improve the thermal performance. Be careful when splitting the traces or coppers to allow sufficient insulation distance between the low-/high-voltage planes. - 6. Keep the driving loop from OUTA/OUTB to the power device's gate-to-source to VSSA/VSSB short and with a minimal area. Avoid placing the driving trace across different PCB layers through vias, as it can introduce parasitic inductance. Place the driver IC as close as possible to the power device. - 7. Use the recommended land pattern design for each package type to ensure adequate insulation space between the primary and secondary sides. Avoid placing any components, tracks, or copper below the chip's body in any PCB layer. - 8. A board cutout under the chip is not always necessary, but is recommended for the SOIC-16 package options to extend the creepage distance on the PCB surface. The - LGA package's bottom side is pressed on the PCB surface, so the PCB cutout is not effective but can lead to the board being easily twisted. - If the driver chip is used in a half-bridge configuration, keep enough space and maximize the creepage distance between the dual channels. **Top Layer** Figure 12: Recommended PCB Layout (20) #### Note: 20) This example uses a 2-layer PCB layout with the SOIC-16 WB package. # TYPICAL APPLICATION CIRCUIT **Figure 13: Typical Application Circuit** ## **PACKAGE INFORMATION** ## **SOIC-16 WB (HV ISOLATION)** ### **TOP VIEW** RECOMMENDED LAND PATTERN ### **FRONT VIEW** **SIDE VIEW** **DETAIL "A"** ## NOTE: - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) DRAWING CONFORMS TO JEDEC MS-013, VARIATION AA. - 6) DRAWING IS NOT TO SCALE. # PACKAGE INFORMATION (continued) # **SOIC-16 NB (HV ISOLATION)** # GAUGE PLANE 0.010(0.25) X45\* 0.010(0.25) BSC 0.016(0.41) 0.050(1.27) **DETAIL "A"** #### NOTE: - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BC. - 6) DRAWING IS NOT TO SCALE. # PACKAGE INFORMATION (continued) # **LGA-13 (5mmx5mm)** **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** ### **RECOMMENDED LAND PATTERN** ## NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-303. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** ## **SOIC-16 NB & SOIC-16 WB** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch | | |------------------|------------------------|-------------------|-------------------|------------------|-----------------------|-----------------------|--| | MP18871-4AGSE-Z | | | | | | | | | MP18871-4BGSE-Z | | | | | | | | | MP18871-4CGSE-Z | | | | | | | | | MP18871-4DGSE-Z | | | | | | | | | MP18871-4EGSE-Z | COIC 16 ND | 2500 | FO | 12in | 16mm | 0,000 | | | MP18871-A4AGSE-Z | SOIC-16 NB | 2500 | 50 | 13in | Tomm | 8mm | | | MP18871-A4BGSE-Z | | | | | | | | | MP18871-A4CGSE-Z | | | | | | | | | MP18871-A4DGSE-Z | | | | | | | | | MP18871-A4EGSE-Z | | | | | | | | | MP18871-4AGY-Z | | | | | | | | | MP18871-4BGY-Z | | | | | | | | | MP18871-4CGY-Z | | | | | | | | | MP18871-4DGY-Z | | | | | | | | | MP18871-4EGY-Z | SOIC-16 WB | 1000 | 47 | 13in | 24mm | 12mm | | | MP18871-A4AGY-Z | 3010-10 WD | 1000 | 47 | 13111 | <u> </u> | 12111111 | | | MP18871-A4BGY-Z | | | | | | | | | MP18871-A4CGY-Z | | | | | | | | | MP18871-A4DGY-Z | | | | | | | | | MP18871-A4EGY-Z | | | | | | | | # **CARRIER INFORMATION** (continued) # **LGA-13 (5mmx5mm)** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch | |------------------|------------------------|-------------------|-------------------|------------------|-----------------------|-----------------------| | MP18871-4AGLU-Z | | | | | | | | MP18871-4BGLU-Z | | | | | | | | MP18871-4CGLU-Z | | | | | | | | MP18871-4DGLU-Z | | | | | | | | MP18871-4EGLU-Z | LGA-13 | 5000 | N/A | 12in | 12mm | 0,000 | | MP18871-A4AGLU-Z | (5mmx5mm) | 5000 | IN/A | 13in | 1211111 | 8mm | | MP18871-A4BGLU-Z | | | | | | | | MP18871-A4CGLU-Z | | | | | | | | MP18871-A4DGLU-Z | | | | | | | | MP18871-A4EGLU-Z | | | | | | | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 7/27/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications. 7/27/2022