# **MP2328**



High-Efficiency, 28V, 2A, 450kHz, Synchronous Step-Down Converter In SOT583 Package

#### DESCRIPTION

The MP2328 is a fully integrated, high-frequency, synchronous, rectified, step-down switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve 2A of continuous output current across a wide input range, with excellent load and line regulation. The MP2328 has synchronous mode operation for high efficiency across the wide output current load range.

Constant-on-time (COT) control provides very fast transient response and easy loop design, as well as tight output regulation.

Full protection features include short-circuit protection (SCP), over-current protection (OCP), under-voltage protection (UVP), and thermal shutdown.

The MP2328 requires a minimal number of readily available, standard external components. It is available in a space-saving SOT583 package.

#### **FEATURES**

- Wide 4.5V to 28V Operating Input Range
- Wide 0.5V to 16V V<sub>OUT</sub>
- ±1.5% Internal Reference Accuracy Over-Temperature
- 130mΩ/60mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- 160µA Quiescent Current
- >92% Efficiency for 24V to 5V/2A Condition
- Power Save Mode at Light Load
- Fast Load Transient Response
- 450kHz Switching Frequency
- t<sub>ON</sub> Extension to Improve Dropout
- Configurable Soft-Start Time
- Power Good Indication
- Over-Current Protection with Hiccup Mode
- Thermal Shutdown Protection
- Available in an SOT583 Package

**→** MPL

Optimized Performance with MPS Inductor MPL-AL Series

#### **APPLICATIONS**

- Game Consoles
- Multi-Function Printers
- Power Meters
- Flat Panel Televisions and Monitors
- General-Purpose Power Supplies

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

## TYPICAL APPLICATION







## **ORDERING INFORMATION**

| Part Number* | Package | Top Marking | MSL Rating |
|--------------|---------|-------------|------------|
| MP2328GTL    | SOT583  | See Below   | 1          |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP2328GTL-Z).

# **TOP MARKING**

# BHMY

# LLL

BHM: Product code of MP2328GTL

Y: Year code LLL: Lot number

# **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin# | Name | Description                                                                                                                                                                                                                                                                                                                                                             |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PG   | <b>Power good output.</b> This pin is an open-drain output. PG pulls low when the IC is disabled. PG can be pulled up to another DC source. Note that if PG is pulled up to an external voltage, PG does not de-assert (logic low) if the input power is off. It is recommended to pull PG up to V <sub>OUT</sub> so that PG can de-assert when the input power is off. |
| 2    | VIN  | <b>Supply voltage.</b> The MP2328 operates from a 4.5V to 28V input rail. Place a ceramic capacitor on VIN to decouple the input rail. Connect VIN using a wide PCB trace.                                                                                                                                                                                              |
| 3    | SW   | Switch output. Connect SW using a wide PCB trace.                                                                                                                                                                                                                                                                                                                       |
| 4    | GND  | <b>System ground.</b> Reference ground of the regulated output voltage. GND requires additional considerations when designing the PCB layout. Connect GND with copper traces and vias.                                                                                                                                                                                  |
| 5    | BST  | <b>Bootstrap.</b> Connect a capacitor between the SW and BST pins to form a floating supply across the high-side switch driver. Generally, use a 0.1µF bootstrap capacitor.                                                                                                                                                                                             |
| 6    | EN   | <b>Enable pin</b> . EN is a digital input that turns the buck converter on or off. When the power supply of the control circuit is ready, drive EN high to turn the buck converter on. Drive EN low to turn the converter off. Connect EN to VIN through a resistive voltage divider for automatic start-up. The EN voltage should not exceed 6V.                       |
| 7    | SS   | <b>Soft start</b> . Connect an external capacitor to SS to configure the soft-start time for the switch-mode converter.                                                                                                                                                                                                                                                 |
| 8    | FB   | <b>Feedback</b> . Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage.                                                                                                                                                                                                                                               |

| ARSOL | HTE | MAXIMUM RATINGS (1)      | ) |
|-------|-----|--------------------------|---|
| ADSUL | UIF | IVIAAIIVIUIVI KATIIVGO 🗥 | , |

| V <sub>IN</sub> 0.3V to +30V                             |
|----------------------------------------------------------|
| V <sub>SW</sub>                                          |
| -0.3V (-5V for <10ns) to +30V (+32V for <10ns)           |
| $V_{BST}$ $V_{SW} + 5.5V$                                |
| All other pins0.3V to +6V                                |
| PG pin current                                           |
| Continuous power dissipation $(T_A = 25^{\circ}C)^{(3)}$ |
|                                                          |
| Junction temperature                                     |
| Lead temperature                                         |
| Storage temperature65°C to +150°C                        |
| ESD Ratings                                              |
| Human body model (HBM)±2000V                             |
| Charged device model (CDM)±750V                          |
| Recommended Operating Conditions (5)                     |
| Supply voltage (V <sub>IN</sub> ) 4.5V to 28V            |
| Output voltage (V <sub>OUT</sub> )                       |

......0.5V to 0.95 x V<sub>IN</sub> or 16V Max

Operating junction temp (T<sub>J</sub>).....-40°C to +125°C

| Thermal Resistance      | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |        |
|-------------------------|-------------------------|----------------------------|--------|
| SOT583                  |                         |                            |        |
| EVL2328-TL-00A (4)      | 55                      | 21                         | .°C/W  |
| JESD51-7 <sup>(6)</sup> | .130                    | 60                         | . °C/W |

- 1) Exceeding these ratings may damage the device.
- When PG pin is pulled up to power source, the current should be limited to lower than the maximum value.
- The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD (MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the converter may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- Measured on EVL2328-TL-00A, 2-layer, 63.5mmx63.5mm PCB.
- The device is not guaranteed to function outside of its operating conditions.
- The value of  $\theta_{JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C  $^{(7)}$ , typical values are tested at  $T_J$  = 25°C, unless otherwise noted. The over-temperature limit is derived by characterization, unless otherwise noted.

| Parameter                               | Symbol                  | Condition                                                             | Min   | Тур  | Max   | Units |
|-----------------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------|-------|-------|
| Power Supply                            |                         |                                                                       | •     |      |       |       |
| VIN under-voltage lockout threshold     | VIN <sub>UVLO-R</sub>   | V <sub>IN</sub> rising, V <sub>EN</sub> = 2V                          | 3.66  | 3.96 | 4.25  | V     |
| VIN under-voltage lockout hysteresis    | VIN <sub>UVLO-HYS</sub> |                                                                       |       | 330  |       | mV    |
| Shutdown supply current                 | I <sub>SD</sub>         | V <sub>EN</sub> = 0V                                                  |       | 2    | 10    | μA    |
| Quiescent supply current                | lα                      | $V_{EN} = 2V, V_{FB} = 0.55V$                                         |       | 160  | 250   | μA    |
| <b>Enable Control</b>                   |                         |                                                                       |       |      |       | _     |
| EN rising threshold                     | V <sub>EN-RISE</sub>    |                                                                       | 1.1   | 1.2  | 1.3   | V     |
| EN hysteresis                           | V <sub>EN-HYS</sub>     |                                                                       |       | 120  |       | mV    |
| EN input current                        | I <sub>EN</sub>         | V <sub>EN</sub> = 2V                                                  |       | 2    | 10    | μΑ    |
| Power Switch                            |                         |                                                                       |       |      |       |       |
| High-side switch on resistance          | HS <sub>RDS-ON</sub>    | V <sub>BST-SW</sub> = 5V                                              |       | 130  |       | mΩ    |
| Low-side switch on resistance           | LS <sub>RDS-ON</sub>    |                                                                       |       | 60   |       | mΩ    |
| Switch leakage                          | SWLKG                   | $V_{EN} = 0V$ , $V_{IN} = 24V$ , SW short to $V_{IN}$                 |       |      | 1     | μΑ    |
| Current Limit                           |                         |                                                                       |       |      |       |       |
| Low-side switching valley current limit | ILIMIT-LS-OC            |                                                                       | 1.9   | 2.75 | 3.6   | Α     |
| ZCD                                     | Izco                    | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 5V, L = 10µH                | 0     | 50   | 200   | mA    |
| Frequency                               |                         |                                                                       |       |      |       |       |
| Oscillator frequency                    | f <sub>SW</sub>         | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 5V, I <sub>OUT</sub> = 1.5A | 350   | 450  | 550   | kHz   |
| Minimum on time (8)                     | ton-min                 |                                                                       |       | 50   |       | ns    |
| Minimum off time (8)                    | toff-min                |                                                                       |       | 160  |       | ns    |
| Feedback Control                        |                         |                                                                       |       |      |       |       |
| Foodbook voltage                        | \/                      | T <sub>J</sub> = 25°C                                                 | 495   | 500  | 505   | mV    |
| Feedback voltage                        | $V_{REF}$               | T <sub>J</sub> = -40°C to +125°C                                      | 492.5 | 500  | 507.5 | mV    |
| Feedback current                        | I <sub>FB</sub>         | V <sub>FB</sub> = 0.52V                                               |       | 10   | 50    | nA    |
| Soft-start current                      | Iss                     |                                                                       | 5.5   | 7.5  | 9.5   | μA    |



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C  $^{(7)}$ , typical values are tested at  $T_J$  = 25°C, unless otherwise noted. The over-temperature limit is derived by characterization, unless otherwise noted.

| Parameter                               | Symbol                | Condition                                                         | Min | Тур | Max | Units                    |
|-----------------------------------------|-----------------------|-------------------------------------------------------------------|-----|-----|-----|--------------------------|
| PG Indicator                            |                       |                                                                   |     |     |     |                          |
| Power good lower trip rising threshold  | PG <sub>LOWER-R</sub> | PG from low to high                                               | 85  | 90  | 95  | % of<br>V <sub>REF</sub> |
| Power good lower trip falling threshold | PG <sub>LOWER-F</sub> | PG from high to low                                               | 79  | 84  | 89  | % of<br>V <sub>REF</sub> |
| Power good upper trip rising threshold  | PG <sub>UPPER-F</sub> | PG from high to low                                               | 107 | 112 | 117 | % of<br>V <sub>REF</sub> |
| Power good upper trip falling threshold | PG <sub>UPPER-R</sub> | PG from low to high                                               | 101 | 106 | 111 | % of<br>V <sub>REF</sub> |
| Power good rising delay                 |                       |                                                                   |     | 12  |     | μs                       |
| Power good falling delay                |                       |                                                                   |     | 20  |     | μs                       |
| Power good sink current capability      | $V_{PG}$              | Sink 4mA                                                          |     |     | 0.4 | V                        |
| Power good leakage current              | I <sub>PG-LKG</sub>   | $V_{IN} = 12V$ , $V_{EN} = 2V$ , $V_{FB} = 0.52V$ , $V_{PG} = 5V$ |     | 2   | 10  | μA                       |
| Protection                              |                       |                                                                   |     |     |     |                          |
| FB under voltage threshold              |                       |                                                                   | 40  | 50  | 60  | % of<br>V <sub>REF</sub> |
| Hiccup protection duty cycle (8)        |                       |                                                                   |     | 25  |     | %                        |
| Thermal shutdown                        |                       |                                                                   |     | 150 |     | °C                       |
| Thermal shutdown hysteresis             |                       |                                                                   |     | 20  |     | °C                       |

#### Notes:

<sup>7)</sup> Not tested in production. Derived by over-temperature correlation.

<sup>8)</sup> Derived by sample characterization. Not tested in production.



## TYPICAL CHARACTERISTICS





## TYPICAL CHARACTERISTICS (continued)





## TYPICAL CHARACTERISTICS (continued)















# TYPICAL CHARACTERISTICS (continued)







## TYPICAL PERFORMANCE CHARACTERISTICS









# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V, L = 10 $\mu$ H,  $T_A$  = 25°C, unless otherwise noted.

# **Input Power Shutdown** $I_{OUT} = 2A$ CH1: Vout CH2: VIN CH1: Vout CH3: Vsw CH2: VEN CH4: IL CH3: Vsw

#### Start-Up through Enable $I_{OUT} = 0A$



## Start-Up through EN

 $I_{OUT} = 2A$ 



# Shutdown through EN

 $I_{OUT} = 0A$ 

CH4: It

CH1: Vout

CH2: VEN

CH3: Vsw

CH4: IL

Vout/AC

СН4: Іоит



# Shutdown through EN

 $I_{OUT} = 2A$ 



# **Load Transient**

 $I_{OUT} = 0A \text{ to } 1A$ 





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V, L = 10 $\mu$ H,  $T_A$  = 25°C, unless otherwise noted.

# 







# **SCP Recovery**







# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

The MP2328 is a fully integrated, synchronous, rectified, step-down switch-mode converter. Constant-on-time (COT) control is employed to provide fast transient response and ease loop stabilization.

At the beginning of each cycle, the high-side MOSFET (HS-FET) turns on when the FB voltage ( $V_{\text{FB}}$ ) drops below the reference voltage ( $V_{\text{REF}}$ ). The HS-FET turns on for a fixed interval determined by the one-shot on-timer. The ontimer is determined by both the output voltage and input voltage to keep the switching frequency fairly constant across the input voltage range. After the on period finishes, the HS-FET turns off until the next period begins. By repeating this operation, the converter regulates the output voltage.

Continuous conduction mode (CCM) occurs when the output current is high and the inductor current is always above 0A. The low-side MOSFET (LS-FET) turns on when the HS-FET is off state to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET turn on at the same time. This is called shoot-through. To prevent shoot-through, a dead time is generated internally between the HS-FET off and LS-FET on times, or vice versa.

When the MP2328 works in pulse-frequency modulation (PFM) mode during light-load operation. In PFM, the device automatically reduces the switching frequency to maintain high efficiency, and the inductor current drops almost to 0A. When the inductor current reaches 0A, the low-side driver enters tri-state (Hi-Z). The output capacitors discharge slowly to GND through feedback resistors. When V<sub>FB</sub> drops below the reference voltage, the HS-FET turns on. This operation greatly improves device efficiency when the output current is low.

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as it does under heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current. As the output current increases, the time period that the current modulator regulates becomes shorter, and the HS-FET turns on more

frequently. Then the switching frequency increases. The output current ( $I_{OUT}$ ) reaches critical levels when the current modulator time is 0µs.  $I_{OUT}$  can be estimated with Equation (1):

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times f_{sw} \times V_{IN}}$$
 (1)

The MP2328 reverts to pulse-width modulation (PWM) mode once the output current exceeds the critical level. Afterward, the switching frequency remains fairly constant across the output current range.

#### **Enable (EN) Control**

The enable (EN) pin can enable or disable the entire chip. Pull EN high to turn the converter on. Pull EN low to turn the converter off.

For automatic start-up, EN can be pulled up to the input voltage through a resistive voltage divider. There is an internal  $1M\Omega$  resistor from EN to GND. To calculate the automatic start-up voltage, determine the values of the pull-up resistor (R<sub>UP</sub>, from VIN to EN) and pull-down resistor (R<sub>DOWN</sub>, from EN to GND) with Equation (2):

$$V_{\text{IN\_START}} = 1.3 \times \frac{R_{\text{UP}} + R_{\text{DOWN}} / / 1000 k\Omega}{R_{\text{DOWN}} / / 1000 k\Omega} \quad (2)$$

For example, if  $R_{UP} = 191k\Omega$  and  $R_{DOWN} = 49.9k\Omega$ , set  $V_{IN-START}$  to 6.5V.

To avoid damaging the internal circuit, the EN voltage must not exceed 6V.

## **Under-Voltage Lockout (UVLO)**

VIN under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The UVLO rising threshold on VIN is about 3.96V, and its falling threshold is about 3.63V.

#### Soft Start (SS)

The MP2328 employs a soft start (SS) mechanism to ensure smooth output ramping during start-up.

When the part starts, an internal current source (typically 7.5µA) charges up the SS capacitor to generate a soft-start voltage (Vss).



When  $V_{\rm SS}$  is below  $V_{\rm REF}$ ,  $V_{\rm SS}$  overrides  $V_{\rm REF}$ . The error amplifier uses  $V_{\rm SS}$  as the reference, and the output voltage ramps up smoothly. Once  $V_{\rm SS}$  rises above  $V_{\rm REF}$ , the error amplifier uses  $V_{\rm REF}$  as the reference. At this point, soft start finishes, and then the device enters steady state operation.

The SS capacitor value can estimated with Equation (3):

$$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}}$$
 (3)

Note that the soft-start time is the time it takes for the 22nF SS capacitor's output to rise from 0% to 100%. Generally, the soft-start time is about 1.5ms.

#### **Over-Current Protection (OCP)**

The MP2328 has a valley current limit. While the LS-FET is on, the inductor current is monitored. When the sensed inductor current reaches the valley current limit, the device enters over-current protection (OCP) mode, and the HS-FET does not turn on again until the valley current limit disappears. Meanwhile, the output voltage drops until V<sub>FB</sub> falls below the FB under-voltage (UV) threshold. Once the UV condition is triggered, the MP2328 enters hiccup mode (after the SS period) to periodically restart the part.

During OCP, the device tries to recover from the over-current fault with hiccup mode. In hiccup mode, the chip disables the output power stage, discharges the soft-start capacitor, and then automatically tries to soft start again. If the over-current condition remains after soft start ends, the device repeats this operation cycle until the over-current conditions disappear. Then the output rises back to the regulation level.

#### Power Good (PG)

The power good (PG) pin indicates whether the output voltage is in the normal range compared to the internal reference voltage. It is an opendrain output that requires an external pull-up supply. During start-up, the PG output is pulled low.

When the output voltage is between 90% and 112% of the internal reference voltage and soft

start is finished, the power good signal is pulled high. If the output voltage is below 84% after soft start finishes, the PG signal stays low.

When the output voltage exceeds 112% of the internal reference, PG switches low. The PG signal pulls high once the output voltage drops below 106% of the internal reference voltage.

The PG output is pulled low if the following protections are triggered: EN under-voltage lockout (UVLO), over-current protection (OCP), or over-temperature protection (OTP).

If PG is pulled up to an external voltage, PG does not de-assert (logic low) if  $V_{\text{IN}}$  drops below 0.8V. If PG is pulled up to  $V_{\text{OUT}}$ , the PG signal de-asserts (logic low) if  $V_{\text{IN}}$  drops below 0.8V.

#### On Time (ton) Extension

To improve dropout, the MP2328 is designed to extend its on time  $(t_{\text{ON}})$  when the duty cycle exceeds 92%. When the HS-FET on time is extended, the frequency drops. The typical minimum frequency is 250kHz. The frequency cannot drop below 250kHz.

#### Pre-Biased Start-Up

The MP2328 is designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged. The voltage on the soft-start capacitor is also charged. If the BST voltage exceeds its rising threshold voltage, and  $V_{\rm SS}$  exceeds the sensed output feedback voltage at the FB pin, the part starts switching normally.

# Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own under-voltage lockout (UVLO) protection, with a rising threshold of 2.62V and a hysteresis of 130mV.  $V_{\text{IN}}$  regulates the bootstrap capacitor voltage internally through D1, M1, C3, L1, and C2 (see Figure 2). If ( $V_{\text{IN}}$  -  $V_{\text{SW}}$ ) exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C3.





Figure 2: Internal Bootstrap Charger

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and currents, and then the internal converter is enabled. The converter provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN going low,  $V_{\text{IN}}$  going low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. Then the internal supply rail is pulled down.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the silicon die temperature exceeds 150°C, the whole chip shuts down. When the temperature falls below its lower threshold (typically 130°C), the chip is enabled again.



### **APPLICATION INFORMATION**

#### **Setting the Output Voltage**

The external resistor divider sets the output voltage. Choose a value for R2. R2 should be chosen reasonably, as a smaller-value resistor results in considerable quiescent current loss, while a larger-value resistor makes FB sensitive to noise. Typically, set the current through R2 to be between 5µA and 50µA for an optimal balance between system stability and no-load loss. Then R1 can be calculated with Equation (4):

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R2$$
 (4)

Figure 3 shows the feedback circuit.  $R_T$  is an optional resistor for feedback compensation.



Figure 3: Feedback Network

Table 1 lists the recommended parameters for common output voltages.

Table 1: Parameter Selection for Common Output Voltages

| V <sub>оит</sub> (V) | R1<br>(kΩ) | R2<br>(kΩ) | RT<br>(kΩ) | C <sub>FF</sub><br>(pF) | L<br>(µH) |
|----------------------|------------|------------|------------|-------------------------|-----------|
| 1                    | 51         | 51         | 10         | 82                      | 3.3       |
| 1.8                  | 51         | 16.9       | 10         | 470                     | 4.7       |
| 2.5                  | 51         | 12.7       | 10         | 470                     | 6.8       |
| 3.3                  | 51         | 9.09       | 10         | 470                     | 10        |
| 5                    | 90.9       | 10         | 10         | 300                     | 10        |
| 12                   | 255        | 11         | 10         | 82                      | 15        |

#### Selecting the Inductor

The inductor must supply constant current to the output load while being driven by the switched input voltage. A larger-value inductor results in less ripple current and a lower output ripple voltage. However, a larger-value inductor has a larger physical footprint, higher series resistance, and lower saturation current. The inductance value can be calculated with Equation (5):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (5)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current. The peak inductor current can be estimated with Equation (6):

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{sw} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (6)

MPS inductors are optimized and tested for use with our complete line of integrated circuits.

Table 2 lists our power inductor recommendations. Select a part number based on your design requirements.

**Table 2: Power Inductor Selection** 

| Part Number     | Inductor<br>Value | Manufacturer |
|-----------------|-------------------|--------------|
| MPL-AL          | 2.2μH to<br>15μH  | MPS          |
| MPL-AL-6050-3R3 | 3.3µH             | MPS          |
| MPL-AL-6060-4R7 | 4.7µH             | MPS          |
| MPL-AL6060-6R8  | 6.8µH             | MPS          |
| MPL-AL6060-100  | 10µH              | MPS          |
| MPL-AL6060-150  | 15µH              | MPS          |

Visit MonolithicPower.com under Products > Inductors for more information.

#### **Selecting the Input Capacitor**

The step-down converter has a discontinuous input current, and requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. Ceramic capacitors are recommended for the best performance, and they should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R dielectrics are recommended because they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter.

The input ripple current can be calculated with Equation (7):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (7)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , estimated with Equation (8):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{8}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be calculated with Equation (9):

$$\Delta V_{IN} = \frac{I_{OUT}}{f_{sw} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (9)

The worst-case condition occurs at  $V_{IN}$  =  $2V_{OUT}$ , estimated with Equation (10):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{sw} \times C_{IN}}$$
 (10)

#### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be calculated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{sw}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}})$$
 (11)

With ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and causes most of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (12):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \qquad (12)$$

The output voltage ripple caused by ESR is very small. With POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be calculated with Equation (13):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$
 (13)

Besides considering the output ripple, choosing a larger-value output capacitor improves load transient response, but the maximum output capacitor limit should also be considered in design applications. If the output capacitor value is too high, the output voltage cannot reach the design value during the soft-start time, and then it will fail to regulate. The maximum output capacitor value  $(C_{O\_MAX})$  can be estimated with Equation (14):

$$C_{O MAX} = (I_{LIM AVG} - I_{OUT}) \times t_{SS} / V_{OUT}$$
 (14)

Where  $I_{LIM\_AVG}$  is the average start-up current during soft start, and  $t_{SS}$  is the soft-start time.

#### **Design Example**

Table 3 is a design example following the application guidelines for the specifications below.

**Table 3: Design Example** 

| $V_{IN}$         | 6.5V to 28V |
|------------------|-------------|
| V <sub>out</sub> | 5V          |
| I <sub>OUT</sub> | 2A          |

For the detailed application schematic, see Figure 9 on page 21. For the typical performance and circuit waveforms, see the Typical Performance Characteristics section on page 10. For more device applications, refer to the related evaluation board datasheet.



#### **PCB Layout Guidelines**

Proper layout of the switching power supplies is very important and critical for proper function. Poor layout design can result in poor line or load regulation and stability issues. For the best results, refer to Figure 4 and follow the guidelines below:

- 1. Place the high current paths (GND, VIN, and SW) as close to the device as possible with short, direct, and wide traces.
- Place the input capacitor as close to VIN and GND as possible (it is recommended to be within 1mm).
- 3. Place the external feedback resistors next to FB.
- 4. Keep the switching node (SW) short, and route it away from the feedback network.



Figure 4: Recommended PCB Layout



## TYPICAL APPLICATION CIRCUITS



Figure 5: V<sub>IN</sub> = 6.5V to 28V, V<sub>OUT</sub> = 1V, I<sub>OUT</sub> = 2A



Figure 6: VIN = 6.5V to 28V, VOUT = 1.8V, IOUT = 2A



Figure 7:  $V_{IN} = 6.5V$  to 28V,  $V_{OUT} = 2.5V$ ,  $I_{OUT} = 2A$ 



# TYPICAL APPLICATION CIRCUITS (continued)



Figure 8: V<sub>IN</sub> = 6.5V to 28V, V<sub>OUT</sub> = 3.3V, I<sub>OUT</sub> = 2A



Figure 9:  $V_{IN} = 6.5V$  to 28V,  $V_{OUT} = 5V$ ,  $I_{OUT} = 2A$ 



Figure 10:  $V_{IN}$  = 17V to 28V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 2A



## **PACKAGE INFORMATION**

#### **SOT583**





#### **TOP VIEW**

**BOTTOM VIEW** 







**SIDE VIEW** 

# **FRONT VIEW**



### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
  2) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  3) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
  4) DRAWING IS NOT TO SCALE.
- **RECOMMENDED LAND PATTERN**



# **CARRIER INFORMATION**



| Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|-------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MP2328GTL-Z | SOT583                 | 5000              | N/A               | N/A               | 7in              | 8mm                      | 4mm                      |



**Revision History** 

| Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|------------|------------------|-----------------|------------------|
| 1.0        | 12/11/2020       | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.