# I<sup>2</sup>C-Controlled, 1-Cell to 4-Cell Buck-Boost Charger with Reverse Source Mode ## DESCRIPTION The MP2651 is a buck-boost charger IC designed for battery packs with 1 cell to 4 cells in series. The device can accept a wide 4V to 22V input voltage ( $V_{IN}$ ) range to charge the battery. The buck-boost topology allows the battery voltage to be above or below $V_{IN}$ . When the input is present, the MP2651 operates in charge mode. It measures the battery voltage and charges the battery with four phases: constant current trickle charge, constant current pre-charge, constant current fast charge, and constant voltage charge. Other features include charge termination and autorecharge. The MP2651 also integrates the input current $(I_{\text{IN}})$ limit and $V_{\text{IN}}$ limit to avoid overloading the input power source. This is compliant with the USB and PD specifications. The MP2651 can also supply a wide voltage range (4V to 21V) at the input when source mode is enabled. The device also has an IN output current limit in source mode ( $I_{IN\_SRC}$ ) with high resolution in source mode. The I²C/SMBus interface can configure the charge and discharge parameters, including the $I_{\rm IN}$ limit, $V_{\rm IN}$ limit, charge current, battery-full regulation voltage, IN output voltage in source mode ( $V_{\rm IN\_SRC}$ ), and $I_{\rm IN\_SRC}$ . The MP2651 can also use the registers to provide information on statuses and faults. To guarantee safe operation, the device limits the die temperature to a configurable threshold. Other safety features include input over-voltage protection (OVP), battery OVP, CFLR OVP, thermal shutdown, and a configurable timer to prevent prolonged charging of a dead battery. The MP2651 is available in a TQFN-30 (4mmx5mm) package. ## **FEATURES** - Buck-Boost Charger for 1-Cell to 4-Cell Series Battery Packs - 4V to 22V Operation Input Voltage (V<sub>IN</sub>) - Up to 26V Sustainable Voltage, or 28V with External MOSFET - Smooth Transitions Between Buck and Boost Modes - Configurable Maximum Input Current (I<sub>IN</sub>) Limit and Minimum V<sub>IN</sub> Limit - Up to 6A Configurable Charge Current - Configurable Battery-Full Voltage Up to 4.67V/Cell with 0.5% Accuracy - Output Compatible with USB PD 3.0 Source Mode - Configurable 4V to 21V IN Output Voltage in Source Mode (V<sub>IN\_SRC</sub>) with 20mV/Step - Up to 6A Output Current with 50mA/Step - 500kHz to 1.2MHz Configurable f<sub>SW</sub> - I<sup>2</sup>C or SMBus Host Control Interface to Support Flexible Parameter Setting - Input Power Source Status Indicator - Integrated 10-Bit ADC for Monitoring in Both Charge Mode and Source Mode - Analog Output Pin Monitors Charge Current - Input and Battery OVP - Output SCP in Source Mode - Battery Missing Detection - NTC Pin Floating Detection - Integrated N-Channel MOSFET Driver for Input Power Pass Through or OVP - Configurable JEITA for Battery Temperature Protection - Thermal Regulation and Thermal Shutdown - Available in a TQFN-30 (4mmx5mm) Package ## **APPLICATIONS** - Power Banks - Wireless Speakers - Drones - Mobile Printers - USB PD Multi-Cell Applications All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** ## ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |---------------------|-------------------|-------------|------------| | MP2651GVT-xxxx** | | See Below | 1 | | MP2651GVT-000A*** | | See Below | 1 | | MP2651GVT-010A**** | TQFN-30 (4mmx5mm) | See Below | 1 | | MP2651GVT-030A**** | | See Below | 1 | | MP2651GVT-040A***** | | See Below | 1 | | EVKT-MP2651 | Evaluation kit | See Below | - | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP2651GVT-xxxx-Z). \*\*\* "-000A" is the factory default for 2-cell applications. This content can be viewed in the I<sup>2</sup>C register map. \*\*\*\* "-010A" is the factory default for 1-cell applications. \*\*\*\*\* "-030A" is the factory default for 3-cell applications. \*\*\*\*\* "-040A" is the factory default for 4-cell applications. # **TOP MARKING** MPSYWW MP2651 LLLLLL MPS: MPS prefix Y: Year code WW: Week code MP2651: Part number LLLLL: Lot number ## **EVALUATION KIT EVKT-MP2651** EVKT-MP2651 kit contents (items below can be ordered separately): | # | Part Number | Item | Quantity | |---|--------------------|-----------------------------------------------------------------------------------------|----------| | 1 | EV2651-VT-00A | MP2651 evaluation board | 1 | | 2 | EVKT-USBI2C-02 bag | Includes one USB to $I^2C$ communication interface, one USB cable, and one ribbon cable | 1 | | 3 | Online resources | Include datasheet, user guide, product brief, and GUI | 1 | ### Order directly from MonolithicPower.com or our distributors. Figure 1: EVKT-MP2651 Evaluation Kit Set-Up <sup>\*\* &</sup>quot;xxxx" is the register setting option. Contact an MPS FAE to obtain an "xxxx" value. # **PACKAGE REFERENCE** # **PIN FUNCTIONS** | Pin# | Name | Description | |--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 30 | VCC | <b>VCC LDO output.</b> Connect a 4.7µF ceramic capacitor from the VCC pin to AGND. VCC is a 3.6V output power that can pull up the internal circuit and open-drain pins. | | 2 | AGND | Analog ground. All parameter settings refer to this ground. | | 3 | SDA | $I^2$ C/SMBus data. SDA is an open-drain pin. Connect SDA to the logic rail through a 10kΩ resistor. | | 4 | SCL | I²C/SMBus clock. SCL is an open-drain pin. Connect SCL to the logic rail through a $10kΩ$ resistor. | | 5 | INT | Interrupt request output. INT is an open-drain pin. Connect INT to VCC through a 10kΩ resistor. | | 6 | ADDR | Internal use. Connect a resistor less than $115k\Omega$ to the AGND pin. | | 7 | TS/IMON | Can be configured for the temperature sense (TS) or current monitor (IMON) function. If this pin is configured for the IMON function, it monitors the charge current in charge mode and the discharge current in source mode. | | 8 | VNTC | <b>Battery temperature-sense bias.</b> The VNTC pin is the voltage bias of the NTC comparator's resistor divider for both the feedback NTC voltage and reference NTC voltage. | | 9, 10 | NTC | <b>Negative temperature coefficient (NTC) thermistor pin.</b> The NTC pin is the battery temperature sense's input. | | 11 | ACOK | Input power good (PG) indication. The ACOK pin is an open-drain output that indicates | | | | whether the adapter is present. Connect ACOK to a voltage source through a resistor. | | 12 | BATT | Battery pin. BATT is the battery's positive terminal. Connect a 22µF ceramic capacitor from BATT to PGND, placed as close as possible to the IC. Connect the battery as close as possible to this pin to reduce IR drop. | | 13 | NC | No connection. Float this pin. | | 14 | SRN | Battery current-sense resistor negative terminal. | | 15, 16 | SRP | Battery current-sense resistor positive terminal. | | 17 | BST2 | Bootstrap. Connect a 100nF bootstrap capacitor between the BSTx and SWx pins to form a | | 23 | BST1 | floating supply across the power MOSFET driver. This drives the power MOSFET's gate above the supply voltage. | | 18 | CFLR | <b>DC/DC power stage output.</b> Connect two 22µF ceramic filter capacitors from CFLR to PGND, placed as close as possible to the IC. | | 19 | SW2 | Switching node. SW2 is the middle point of the boost phase's half-bridge. | | 20 | PGND | Power ground. | | 21 | SW1 | Switching node. SW1 is the middle point of the buck phase's half-bridge. | | 22 | IN | Input. The IN pin is the IC's power stage input. It is recommended to place four 10µF ceramic capacitors from IN to PGND. | | 24, 25 | IAN | Input current-sense negative terminal. | | 26 | IAP | Input current-sense positive terminal. | | 27 | ACGATE | Input N-channel MOSFET gate driver. The ACGATE pin drives the external pass-through N-channel MOSFET. Connect a 1M $\Omega$ resistor between ACGATE and the N-channel MOSFET's source port. | | 28 | ADP | <b>Adapter voltage sense.</b> If ADP over-voltage lockout (OVLO) is triggered, the external OVP MOSFET (if used) and power stage turn off. The ADP pin also provides the IC's internal bias voltage. | | 29 | FB | <b>Feedback.</b> In source mode, FB is the IN output voltage in source mode ( $V_{IN\_SRC}$ ) feedback pin. If $V_{IN\_SRC}$ feedback is configured via the register, this pin is not functional. Float FB or connect it to AGND. | # ABSOLUTE MAXIMUM RATINGS (1) ADP, ACGATE to PGND (DC).....-0.3V to +28V IAP, IAN, IN to PGND (DC).....-0.3V to +26V IAP, IAN, IN to PGND (20ns).....-0.3V to +28V IAP to IAN .....-3.6V to +3.6V SW1. SW2 to PGND (DC) .....-0.3V to +24V SW1, SW2 to PGND (20ns)....-2V to +28V SW1, SW2 to PGND (10ns)....-6V to +28V CFLR. BATT to PGND.....-0.3V to +24V SRP, SRN to PGND .....-0.3V to +24V SRP to SRN.....-3.6V to +3.6V BST1 to SW1 ...... 0 to 5V BST2 to SW2 ...... 0 to 5V All other pins to AGND.....-0.3V to +5V Junction temperature ......150°C Lead temperature ......260°C Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (2) Storage temperature.....-65°C to +150°C ESD Ratings Human body model (HBM) ...... 2kV Charge device model (CDM) ...... 750V Recommended Operating Conditions (3) Supply voltage (V<sub>IN</sub>) ......4V to 22V Input current (I<sub>IN</sub>)......Up to 6A Charge current (I<sub>CC</sub>) ......Up to 6A Battery voltage (V<sub>BATT</sub>) ......Up to 18.68V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C | Thermal Resistance | <b>(</b> 4) <b>(</b> 4) <b>(</b> 4) | $\boldsymbol{\theta}$ JC | | |--------------------|-------------------------------------|--------------------------|---| | TQFN-30 (4mmx5mm) | 38 | 8 °C/W | 1 | #### Notes: - 1) Exceeding these ratings may damage the device. The SW1 and SW2 voltage ratings within 10ns of SW1 and SW2 are measured on the MP2651's EVB. - The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD $(MAX) = (T_J (MAX) - T_A) / \theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. 6 Measured on a JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------|------------------------|------------------------------------------------------|------|-------|---------------------------------------------------------------|----------| | Input Power Characterist | ics | | | | | | | Input voltage range | V <sub>IN</sub> | | 4 | | 22 | V | | ADP under-voltage lockout (UVLO) threshold | V <sub>ADP_UVLO</sub> | V <sub>ADP</sub> falling | 2.4 | 2.6 | 2.8 | <b>V</b> | | ADP UVLO hysteresis | | V <sub>ADP</sub> rising | | 1 | | V | | ADP over-voltage lockout (OVLO) threshold | V <sub>ADP_OVP</sub> | V <sub>ADP</sub> rising | 23 | 23.9 | 24.7 | V | | ADP OVLO hysteresis | | V <sub>ADP</sub> falling | | 500 | | mV | | ADP over-voltage protection (OVP) recover deglitch time | | V <sub>ADP</sub> falling | | 100 | | ms | | Input UVLO recovery degitich time | tinuvlo_dgl | V <sub>IN</sub> rising | | 30 | | ms | | | V <sub>IN_UVP</sub> | V <sub>IN</sub> falling, REG11h, bits[9:8] = 00 | 2.9 | 3.2 | 3.5 | <b>V</b> | | Input under-voltage | | V <sub>IN</sub> falling, REG11h, bits[9:8] = 01 | 6 | 6.4 | 6.8 | V | | protection (UVP) | | V <sub>IN</sub> falling, REG11h, bits[9:8] = 10 | 11.5 | 12 | 12.5 | V | | | | V <sub>IN</sub> falling, REG11h, bits[9:8] = 11 | 16.2 | 16.8 | 3.2 3.5<br>6.4 6.8<br>12 12.5<br>16.8 17.4<br>328 | ٧ | | Input UVP threshold | | V <sub>IN</sub> rising, REG11h, bits[9:8] = 01/10/11 | | 328 | | mV | | hysteresis | | V <sub>IN</sub> rising, REG11h, bits[9:8] = 00 | | 490 | | mV | | Input UVP recovery deglitch time | t <sub>INUVP_DGL</sub> | V <sub>IN</sub> rising | | 30 | | ms | | | | $V_{IN}$ rising, REG11h, bits[7:6] = 00 | 6.9 | 7.25 | 7.6 | V | | Input OVP threshold | VIN OVP | V <sub>IN</sub> rising, REG11h, bits[7:6] = 01 | 10.8 | 11.25 | 11.7 | V | | Input OVF tilleshold | V IN_OVP | V <sub>IN</sub> rising, REG11h, bits[7:6] = 10 | 17 | 17.65 | 18.25 | V | | | | V <sub>IN</sub> rising, REG11h, bits[7:6] = 11 | 22 | 22.45 | 6.8<br>2 12.5<br>8 17.4<br>8 0 0 5 7.6<br>25 11.7<br>65 18.25 | V | | Input OVP deglitch time | tinova sa: | V <sub>IN</sub> rising, REG11h, bit[10] = 0 | | 1 | | $\mu$ S | | Imput OVF degition time | tinovp_dgl | V <sub>IN</sub> rising, REG11h, bit[10] = 1 | | 15 | | ms | | Input OVP hysteresis | | V <sub>IN</sub> falling | | 320 | | mV | | Input OVP recover deglitch time | | V <sub>IN</sub> falling | | 30 | | ms | | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|------|------|-------|-------| | DC/DC Converter | • | | • | | | | | Input quioccont current | lu. o | V <sub>IN</sub> = 5V, buck-boost and the ACGATE driver are disabled | | 550 | 620 | μA | | Input quiescent current | lin_q | $V_{\text{IN\_UVLO}} < V_{\text{IN}} < V_{\text{IN\_OVLO}}$ , buck-boost is disabled, ACGATE is enabled | | 1 | 1.2 | mA | | VCC low-dropout regulator (LDO) output voltage | V <sub>vcc</sub> | $V_{IN} = 5V$ , $I_{VCC} = 15mA$ | | 3.6 | | V | | VCC LDO current limit | Ivcc | $V_{IN} = 5V$ , $V_{VCC} = 3.3V$ | | 23 | | mA | | IN to SW1 N-channel<br>MOSFET (Q1) on<br>resistance | R <sub>ON_Q1</sub> | | | 10 | | mΩ | | SW1 to PGND N-channel<br>MOSFET (Q2) on<br>resistance | R <sub>ON_Q2</sub> | | | 8 | | mΩ | | CFLR to SW2 N-channel<br>MOSFET (Q3) on<br>resistance | R <sub>ON_Q3</sub> | | | 8 | | mΩ | | SW2 to PGND N-channel<br>MOSFET (Q4) on<br>resistance | R <sub>ON_Q4</sub> | | | 20 | | mΩ | | | | REG0Eh, bits[6:4] = 000 | 450 | 500 | 550 | kHz | | | | REG0Eh, bits[6:4] = 001 | 540 | 600 | 660 | kHz | | | | REG0Eh, bits[6:4] = 010 | 630 | 700 | 770 | kHz | | Switching frequency | fsw | REG0Eh, bits[6:4] = 100 | 675 | 750 | 825 | kHz | | Cwitching inequency | 1300 | REG0Eh, bits[6:4] = 011 | 720 | 800 | 880 | kHz | | | | REG0Eh, bits[6:4] = 101 | 810 | 900 | 990 | kHz | | | | REG0Eh, bits[6:4] = 110 | 900 | 1000 | 1100 | kHz | | | | REG0Eh, bits[6:4] = 111 | 1070 | 1200 | 1280 | kHz | | Battery Charger | | | 1 | | | · | | | | 1-cell OTP code setting | 3.4 | | 4.67 | V | | Battery charge voltage | V <sub>BATT_REG</sub> | 2-cell OTP code setting | 6.8 | | 9.34 | V | | regulation range | V BATT_REG | 3-cell OTP code setting | 10.2 | | 14.01 | V | | | | 4-cell OTP code setting | 13.6 | | 18.68 | V | | | | T <sub>A</sub> = 25°C, V <sub>BATT_REG</sub> = 4.35V,<br>1-cell OTP setting | -0.5 | | +0.5 | % | | Battery charge voltage regulation accuracy | | T <sub>A</sub> = 0°C to 70°C, V <sub>BATT_REG</sub> = 4.35V, 1-cell OTP setting | -0.7 | | +0.7 | % | | | | T <sub>A</sub> = 25°C, V <sub>BATT_REG</sub> = 8.4V,<br>2-cell OTP setting | -0.5 | | +0.5 | % | | | | T <sub>A</sub> = 0°C to 70°C, V <sub>BATT_REG</sub> = 8.4V, 2-cell OTP setting | -0.7 | | +0.7 | % | $V_{IN} = 5V$ , $V_{BATT} = 3.7V/cell$ , 2-cell setting, $T_A = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|------|------|------|---------| | | | T <sub>A</sub> = 25°C, V <sub>BATT_REG</sub> = 12.6V,<br>3-cell OTP setting | -0.5 | | +0.5 | % | | Battery charge voltage | | T <sub>A</sub> = 0°C to 70°C, V <sub>BATT_REG</sub> = 12.6V, 3-cell OTP setting | -0.7 | | +0.7 | % | | regulation accuracy (continued) | | T <sub>A</sub> = 25°C, V <sub>BATT_REG</sub> = 16.8V,<br>4-cell OTP setting | -0.5 | | +0.5 | % | | | | T <sub>A</sub> = 0°C to 70°C,<br>V <sub>BATT_REG</sub> = 16.8V,<br>4-cell OTP setting | -0.7 | | +0.7 | % | | Fast charge current range | Icc | RS2 = $10m\Omega$ , REG10h, bit[7] = 0 | 0 | | 6.35 | Α | | | | Icc = 6A, REG14h, bits[13:6] = 0111 1000 | 5.79 | 6 | 6.2 | А | | Fast charge current | | Icc = 3A, REG14h, bits[13:6] = 0011 1100 | 2.84 | 3 | 3.14 | Α | | accuracy | Icc_acc | Icc = 2A, REG14h, bits[13:6] = 0010 1000 | 1.88 | 2 | 2.13 | Α | | | | I <sub>CC</sub> = 500mA, REG14h, bits[13:6]<br>= 0000 1010 | 0.4 | 0.5 | 0.6 | Α | | Pre-charge to fast charge | \/ | REG0Bh, bit[12] = 1 | 2.9 | 3 | 3.1 | V/cell | | threshold | V <sub>BATT_PRE</sub> | REG0Bh, bit[12] = 0 | 2.45 | 2.55 | 2.6 | V/cell | | Pre-charge to fast charge deglitch time | | | | 30 | | ms | | | | 1 cell | | 85 | | mV | | Pre-charge to fast charge | | 2 cells | | 160 | | mV | | hysteresis | | 3 cells | | 240 | | mV | | | | 4 cells | | 315 | | mV | | Pre-charge current range | I <sub>PRE</sub> | $RS2 = 10m\Omega, REG10h, bit[7] = 0$ | 0 | | 1.5 | Α | | Pre-charge current | | V <sub>BATT</sub> = 5V, I <sub>PRE</sub> = 300mA,<br>REG0Fh, bits[7:4] = 0011 | -20 | | +20 | % | | accuracy | | V <sub>BATT</sub> = 5V, I <sub>PRE</sub> = 500mA,<br>REG0Fh, bits[7:4] = 0101 | -15 | | +15 | % | | Trickle charge to pre-<br>charge threshold | Maria | V <sub>BATT</sub> rising | | 2 | | V/cell | | Trickle charge to pre-<br>charge hysteresis | Vватт_тс | VBATT falling | | 200 | | mV/cell | 9 | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------|-------|-------|------|---------| | Trickle charge current range | I <sub>TC</sub> | RS2 = 10mΩ,<br>REG10h, bit[7] = 0 | 0 | | 750 | mA | | Trickle charge current accuracy | | 2 cells, $V_{BATT} = 5V$ , REG0Fh, bits[11:8] = 0010, $I_{TC} = 100$ mA | 50 | 100 | 160 | mA | | Auto-recharge battery voltage threshold | | Below battery charge voltage, REG10h, bit[11] = 0 | | -120 | | mV/cell | | Battery OVP threshold | V <sub>BATT_OVP</sub> | V <sub>BATT</sub> rising | 170 | 230 | 285 | mV/cell | | Battery OVP hysteresis | | V <sub>BATT</sub> falling | | 113 | | mV/cell | | Battery OVP deglitch time | | | | 30 | | ms | | TC and pre-charge timer | | | 1.8 | 2 | 2.2 | hours | | Constant current (CC) and constant voltage (CV) charge timer | | REG12h, bits[12:11] = 11 | 18 | 20 | 22 | hours | | | | I <sub>TERM</sub> = 100mA, REG0Fh,<br>bits[3:0] = 0010 | 60 | 120 | 180 | mA | | Termination current accuracy | I <sub>TERM</sub> | I <sub>TERM</sub> = 200mA, REG0Fh,<br>bits[3:0] = 0100 | 160 | 220 | 290 | mA | | | | I <sub>TERM</sub> = 400mA, REG0Fh, bits[3:0] = 1000 | 360 | 420 | 490 | mA | | Charge termination deglitch time | tTERM_DGL | | | 1 | | S | | Pin Leakage Current | | | | | | | | SRP, SRN leakage current | ILKG_SRP_SRN | | -0.5 | | +0.5 | μA | | IAP, IAN leakage current | I <sub>LKG_IAP_IAN</sub> | | -0.5 | | +0.5 | μA | | Input Current (I <sub>IN</sub> ) Limit and | d Input Volta | age (V <sub>IN</sub> ) Limit | | | | | | I <sub>IN</sub> limit range | I <sub>IN_LIM</sub> | RS1 = $10m\Omega$ , REG10, bit[8] = 0 | 0 | | 5.8 | А | | | | REG08h, bits[6:0] = 000 1010,<br>I <sub>IN_LIM</sub> = 0.5A | 0.368 | 0.43 | 0.5 | Α | | | | REG08h, bits[6:0] = 001 0010,<br>I <sub>IN_LIM</sub> = 0.9A | 0.768 | 0.82 | 0.9 | Α | | I <sub>IN</sub> limit accuracy | In_lim_acc | REG08h, bits[6:0] = 001 1110,<br>I <sub>IN_LIM</sub> = 1.5A | 1.32 | 1.41 | 1.5 | А | | | | REG08h, bits[6:0] = 011 1100,<br>I <sub>IN_LIM</sub> = 3A | 2.76 | 2.87 | 2.98 | А | | | | REG08h, bits[6:0] = 110 0100,<br>I <sub>IN_LIM</sub> = 5A | 4.688 | 4.836 | 4.98 | А | | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|----------------------|---------------------------------------------------------------------------------------|-------|-------|-------|-------| | | | REG06h, bits[7:0] = 0011 1001,<br>V <sub>IN_MIN</sub> = 4.56V | 4.44 | 4.58 | 4.72 | V | | Minimum V <sub>IN</sub> regulation | V <sub>IN_MIN</sub> | REG06h, bits[7:0] = 1000 0010,<br>V <sub>IN_MIN</sub> = 10.4V | 10.19 | 10.4 | 10.61 | ٧ | | William Villy regulation | V IIV_IVIIIV | REG06h, bits[7:0] = 1010 1010,<br>$V_{IN\_MIN} = 13.6V$ | 13.33 | 13.6 | 13.87 | ٧ | | | | REG06h, bits[7:0] = 1110 0111,<br>V <sub>IN_MIN</sub> = 18.48V | 18.11 | 18.48 | 18.85 | ٧ | | Thermal Regulation and | l Protection | 1 | | | | | | Thermal shutdown rising threshold <sup>(5)</sup> | T <sub>J_SHDN</sub> | T <sub>J</sub> rising | | 150 | | ů | | Thermal shutdown hysteresis <sup>(5)</sup> | | | | 20 | | °C | | Thermal regulation threshold | $T_{J\_REG}$ | REG0Fh, bits[14:12] = 111 | | 120 | | ů | | <b>Battery Temperature Mo</b> | onitoring | | | | | | | NTC floating threshold | V <sub>NTC_FLT</sub> | $V_{\text{NTC}}$ rising as a percentage of $V_{\text{NNTC}}$ | | 95 | | % | | NTC floating threshold hysteresis | | $V_{\text{NTC}}$ falling as a percentage of $V_{\text{NNTC}}$ | | 3 | | % | | NTC cold temp<br>threshold | Vcold | V <sub>NTC</sub> rising as a percentage of V <sub>NTC</sub> , REG0Dh, bits[1:0] = 01 | 73.5 | 74.5 | 75.5 | % | | NTC cold temp threshold hysteresis | | V <sub>NTC</sub> falling as percentage of V <sub>VNTC</sub> | | 1.2 | | % | | NTC cool temp<br>threshold | $V_{COOL}$ | V <sub>NTC</sub> rising as a percentage of V <sub>NTC</sub> , REG0Dh, bits[3:2] = 10 | 64.2 | 65.2 | 66.2 | % | | NTC cool temp<br>threshold hysteresis | | $V_{\text{NTC}}$ falling as a percentage of $V_{\text{NNTC}}$ | | 1.2 | | % | | NTC warm temp threshold | $V_{WARM}$ | V <sub>NTC</sub> falling as a percentage of V <sub>NTC</sub> , REG0Dh, bits[5:4] = 01 | 32.2 | 33.2 | 34.2 | % | | NTC warm temp threshold hysteresis | | $V_{\text{NTC}}$ rising as a percentage of $V_{\text{NTC}}$ | | 1.2 | | % | | NTC hot temp threshold | V <sub>НОТ</sub> | V <sub>NTC</sub> falling as a percentage of V <sub>NTC</sub> , REG0Dh, bits[7:6] = 10 | 22.6 | 23.6 | 24.6 | % | | NTC hot temp threshold hysteresis | | V <sub>NTC</sub> rising as a percentage of V <sub>NTC</sub> | | 1.2 | | % | | TS hot threshold | V <sub>TS</sub> | REG0Dh, bits[12:10] = 011,<br>T <sub>A</sub> = 100°C | 12.5 | 13.5 | 14.5 | % | | VNTC voltage | $V_{VNTC}$ | | 1.26 | 1.28 | 1.30 | V | | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|-------|-------|-------|----------| | Source Mode | | | | | | | | | | I <sub>IN_SRC</sub> = 0A, V <sub>BATT</sub> = 7.6V, REG09h, bits[9:0] = 00 1111 1010 | 4.85 | 5 | 5.15 | V | | | | I <sub>DSCHG</sub> = 0A, V <sub>BATT</sub> = 7.6V, REG09h, bits[9:0] = 01 1100 0010 | 8.82 | 9 | 9.18 | ٧ | | IN output voltage in source mode | V <sub>IN_SRC</sub> | IDSCHG = 0A, VBATT = 7.6V, REG09h, bits[9:0] = 10 0101 1000 | 11.76 | 12 | 12.24 | <b>V</b> | | | | IDSCHG = 0A, VBATT = 7.6V, REG09h, bits[9:0] = 10 1110 1110 | 14.7 | 15 | 15.3 | V | | | | IDSCHG = 0A, VBATT = 7.6V, REG09h, bits[9:0] = 11 1110 1000 | 19.7 | 20 | 20.3 | V | | FB reference voltage for | $V_{FB}$ | REG09h, bits[9:0] = 11 1110 1000 | 1.194 | 1.206 | 1.218 | V | | external setting | V FB | REG09h, bits[9:0] = 00 1111 1010 | 0.306 | 0.313 | 0.32 | V | | Output OVP in source mode | V <sub>IN_SRC_OV</sub> | $V_{BATT} = 7.4V$ , $V_{IN\_SRC}$ rising, percentage of discharge voltage setting, REG11h, bits[14:13] = 11 | | 110 | | % | | Output OVP hysteresis in source mode | | V <sub>IN_SRC</sub> falling | | 5 | | % | | Output UVP in source mode | VIN_SRC_UV | REG11h, bits[12:11] = 00 | | 75 | | % | | Output UVP hysteresis in source mode | | | | 5 | | % | | Discharge output undervoltage (UV) deglitch time | | V <sub>IN_SRC</sub> falling | | 10 | | ms | | Discharge output UV recovery deglitch time | | VIN_SRC rising | | 30 | | ms | | | | REG0Ah, bits[6:0] = 001 1110,<br>V <sub>BATT</sub> = 7.4V | 0.9 | | | Α | | IN output current regulation in discharge mode | I <sub>IN_SRC</sub> | REG0Ah, bits[6:0] = 010 1100,<br>V <sub>BATT</sub> = 7.4V | 1.5 | | | А | | mode | | REG0Ah, bits[6:0] = 100 1100,<br>V <sub>BATT</sub> = 7.4V | 3 | | | Α | | Battery UVLO threshold | V <sub>BATT_UVLO</sub> | V <sub>BATT</sub> falling | 2.5 | 2.6 | 2.7 | V/cell | | Battery UVLO hysteresis | | V <sub>BATT</sub> rising | | 280 | | mV | | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|---------| | Battery low voltage threshold | V <sub>BATT_LOW</sub> | V <sub>BATT</sub> falling, REG0Bh,<br>bits[10:9] = 10 | 3.1 | 3.2 | 3.3 | V/cell | | Battery low voltage hysteresis | | V <sub>BATT</sub> rising | | 200 | | mV/cell | | Battery low voltage deglitch time | | V <sub>BATT</sub> falling | | 30 | | ms | | | | $V_{\text{IN}}$ = 0V, $V_{\text{BATT}}$ = 8.4V, source mode is disabled, ADC, watchdog timer and ACGATE driver are disabled | | 33 | 39.5 | μA | | Battery quiescent current | I <sub>BATT_Q</sub> | V <sub>IN</sub> = 0V, V <sub>BATT</sub> = 8.4V, source<br>mode is disabled, ADC and<br>ACGATE driver are disabled,<br>Watchdog timer is enabled | | | 0.655 | mA | | | | V <sub>IN</sub> = 0V, V <sub>BATT</sub> = 8.4V, source<br>mode is disabled, ADC and<br>watchdog timer are enabled,<br>ACGATE driver is disabled | | | 3.2 | mA | | ACGATE Driver | | | | | | | | ACGATE | Vacgate | Above V <sub>ADP</sub> when enabled | | 6 | | V | | ACCATE | VACGATE | Above V <sub>ADP</sub> when disabled | | 0 | | V | | Open-Drain Pin Characteri | stics (INT, | ACOK) | | | | | | Logic-low voltage threshold | $V_L$ | 10mA sink current | | | 0.4 | V | | Analog-to-Digital Converte | er (ADC) | | | | | | | Sample rate | | | | 50 | | kHz | | ADC reference | | | | 1.28 | | V | | ADC resolution | | | | 10 | | Bits | | SMBus Interface (6) | | | | | | | | Input high threshold level | V <sub>IH</sub> | VPULL UP = 1.8V, SDA and SCL | 1.3 | | | V | | Input low threshold level | VIL | V <sub>PULL_UP</sub> = 1.8V, SDA and SCL | | | 0.4 | V | | Output low threshold level | Vol | Isink = 1mA | | | 0.4 | V | | Input leakage current | I <sub>LEAK</sub> | | -0.2 | | +0.2 | μΑ | | SMBus Timing Characteris | stics (5) | | | | | | | SMBus clock frequency | fscL | | 10 | | 400 | kHz | | Bus free time | | Between a stop and start condition | 4.7 | | | μs | | Start condition hold time,<br>after which the first clock<br>pulse is generated | | | 4 | | | μs | $V_{IN} = 5V$ , $V_{BATT} = 3.7V/cell$ , 2-cell setting, $T_A = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------|--------|-----------|-----|-----|------|-------| | Start condition set-up time | | | 4.7 | | | μs | | Stop condition set-up time | | | 4 | | | μs | | Data hold time | | | 300 | | | ns | | Data set-up time | | | 250 | | | ns | | Clock low timeout | | | 25 | | 35 | ms | | Clock low period | | | 4.7 | | | μs | | Clock high period | | | 4 | | 50 | μs | | Clock/data falling time | | | | | 300 | ns | | Clock/data rising time | | | | | 1000 | ns | #### Notes: - Guaranteed by design. - 6) The SMBus should cover the I<sup>2</sup>C specifications; the I<sup>2</sup>C/SMBus lines are compatible with 1.8V/3.3V logic. # TYPICAL CHARACTERISTICS Inductor DCR = $10m\Omega$ , unless otherwise noted. ## **Efficiency vs. Charge Current** Charge mode with 1-cell battery, $V_{BATT} = 4V$ , $V_{IN} = 5V$ , 9V, 12V, 15V, or 20V, $f_{SW} = 600kHz$ # **Efficiency vs. Charge Current** Charge mode with 3-cell battery, $V_{BATT} = 12V$ , $V_{IN} = 5V$ , 9V, 12V, 15V, or 20V. $f_{SW} = 600kHz$ ### **Efficiency vs. Source Current** Source mode with 1-cell battery, $V_{BATT}=4.2V,\,f_{SW}=600kHz,\,V_{SRC}=5V,\,9V,\,12V,\,15V,\,or\,20V$ ## **Efficiency vs. Charge Current** Charge mode with 2-cell battery, $V_{BATT} = 8V$ , $V_{IN} = 5V$ , 9V, 12V, 15V, or 20V, $f_{SW} = 600kHz$ # **Efficiency vs. Charge Current** Charge mode with 4-cell battery, $V_{BATT} = 16V$ , $V_{IN} = 5V$ , 9V, 12V, or 20V, $f_{SW} = 600kHz$ # **Efficiency vs. Source Current** Source mode with 2-cell battery, $V_{BATT} = 8.4V$ , $f_{SW} = 600kHz$ , $V_{CDC} = 5V$ , 9V, 12V, 15V, or 20V © 2024 MPS. All Rights Reserved. Inductor DCR = $10m\Omega$ , unless otherwise noted. #### **Efficiency vs. Source Current** Source mode with 3-cell battery, $V_{BATT} = 12.6V, f_{SW} = 600kHz,$ V<sub>SRC</sub> = 5V, 9V, 12V, 15V, or 20V 100% 95% **EFFICIENCY** VSRC=5V 90% VSRC=9V VSRC=12V 85% VSRC=15V VSRC=20V 80% 0.5 1 1.5 2 2.5 3 **CURRENT (A)** # TYPICAL PERFORMANCE CHARACTERISTICS The performance waveforms are tested on the evaluation board (see the Design Example section on page 57). $C_{IN} = 5 \times 10 \mu F + 1 \mu F$ , $C_{CFLR} = 2 \times 22 \mu F + 1 \mu F$ , $C_{BATT} = 2 \times 22 \mu F$ , $L1 = 1.5 \mu H$ , $f_{SW} = 600 kHz$ , $I_{IN\_LIM} = 3000 mA$ , $I_{CC} = 3000 mA$ , 2-cell application, $V_{BATT\_REG} = 8.4 V$ , unless otherwise noted. CH1: V<sub>IN\_ADP</sub> CH4: IBATT CH1: V<sub>IN\_ADP</sub> CH2: V<sub>BATT</sub> CH4: I<sub>BATT</sub> 1 5.00 V V 2 2.10 V V 4.00 s 25065/4 1 V 6.7u | 2.01 V V 04:10:33 # TYPICAL PERFORMANCE CHARACTERISTICS (continued) The performance waveforms are tested on the evaluation board (see the Design Example section on page 57). $C_{IN} = 5 \times 10 \mu F + 1 \mu F$ , $C_{CFLR} = 2 \times 22 \mu F + 1 \mu F$ , $C_{BATT} = 2 \times 22 \mu F$ , $L1 = 1.5 \mu H$ , $f_{SW} = 600 kHz$ , $I_{IN\_LIM} = 3000 mA$ , $I_{CC} = 3000 mA$ , 2-cell applications, $V_{BATT\_REG} = 8.4 V$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) The performance waveforms are tested on the evaluation board (see the Design Example section on page 57). $C_{IN} = 5 \times 10 \mu F + 1 \mu F$ , $C_{CFLR} = 2 \times 22 \mu F + 1 \mu F$ , $C_{BATT} = 2 \times 22 \mu F$ , $L1 = 1.5 \mu H$ , $f_{SW} = 600 kHz$ , $I_{IN\_LIM} = 3000 mA$ , $I_{CC} = 3000 mA$ , 2-cell application, $V_{BATT\_REG} = 8.4 V$ , unless otherwise noted. # **JEITA-Compatible NTC Protection** $V_{\text{IN\_ADP}} = 12 V, \ V_{\text{BATT}} = 8 V, \ V_{\text{BATT\_REG}} \ falls \ 400 mV \ in \ warm \ window, \ I_{CC} \ drops \ by 50\% \ in \ cool \ window$ #### ADP and IN OVP $V_{BATT}=8V$ , enable ACGATE driver with external N-channel pass through MOSFET, ramp $V_{ADP}$ up and down #### **Source Mode Enabled** $V_{BATT} = 7.4V$ (2 cells), $V_{IN-SRC} = 5V$ , $I_{IN-SRC} = 2A$ (CC load) ### Shutdown through VIN V<sub>BATT</sub> = 7.4V (2 cells), V<sub>IN-SRC</sub> = 5V, I<sub>IN SRC</sub> = 2A (CC load) ## V<sub>IN SRC</sub> Steps from 5V to 20V V<sub>BATT</sub> = 7.4V (2 cells), V<sub>IN-SRC</sub> = 5V to 20V, I<sub>IN\_SRC</sub> = 1A (CC load) # V<sub>IN SRC</sub> Steps from 20V to 5V $V_{BATT} = 7.4V$ (2 cells), $V_{IN-SRC} = 20V$ to 5V, $I_{IN\_SRC} = 1A$ (CC load) CH4: ILOAD CH1: VIN SRC CH2: V<sub>SW1</sub> CH3: Vsw2 # TYPICAL PERFORMANCE CHARACTERISTICS (continued) The performance waveforms are tested on the evaluation board (see the Design Example section on page 57). $C_{IN} = 5 \times 10 \mu F + 1 \mu F$ , $C_{CFLR} = 2 \times 22 \mu F + 1 \mu F$ , $C_{BATT} = 2 \times 22 \mu F$ , $L1 = 1.5 \mu H$ , $f_{SW} = 600 kHz$ , $I_{IN\_LIM} = 3000 mA$ , $I_{CC} = 3000 mA$ , 2-cell application, $V_{BATT\_REG} = 8.4 V$ , unless otherwise noted. # **FUNCTIONAL BLOCK DIAGRAM** Figure 2: Functional Block Diagram © 2024 MPS. All Rights Reserved. ### **OPERATION** #### Introduction The MP2651 is a highly integrated buck-boost charger IC with four switching FETs (Q1, Q2, Q3, and Q4) for battery packs with 1 to 4 cells in series. It also integrates one N-channel MOSFET driver for higher input over-voltage protection (VAP OVP). The MP2651 also can operate in the reverse direction to power the input from the battery which is compliant to the USB PD source mode. When input power is present, the MP2651 operates in charge mode. The buck-boost converter has three operating modes: boost mode when the input voltage ( $V_{IN}$ ) is below the battery voltage ( $V_{BATT}$ ), buck mode when $V_{IN}$ exceeds the battery voltage, and buck-boost mode when $V_{IN}$ is almost equal to the battery voltage. Figure 3 shows the power structure. Figure 3: The MP2651 Power Structure Table 1 shows the MOSFETs' operation modes while the device works in charge mode. **Table 1: MOSFET Operation in Charge Mode** | MOSFET | Boost | Buck-Boost | Buck | |--------|-----------|------------|-----------| | Q1 | On | Switching | Switching | | Q2 | Off | Switching | Switching | | Q3 | Switching | Switching | On | | Q4 | Switching | Switching | Off | Table 2 shows the MOSFETs' operation modes while the device works in source mode. **Table 2: MOSFET Operation in Source Mode** | MOSFET | Boost | <b>Buck-Boost</b> | Buck | | | |--------|-----------|-------------------|-----------|--|--| | Q1 | Switching | Switching | On | | | | Q2 | Switching | Switching | Off | | | | Q3 | On | Switching | Switching | | | | Q4 | Off | Switching | Switching | | | When the input is absent, the device operates in reverse to power the input from the battery via I<sup>2</sup>C/SMBus control. The MP2651 can provide a 3V to 21V IN output voltage ( $V_{IN\_SRC}$ ), with 20mV/step at the input. The device also has an IN output current ( $I_{IN\_SRC}$ ) limit with 50mA/step in this mode. This mode is called source mode in USB PD applications. ## **VCC LDO Output** The MP2651 integrates a low-dropout regulator (LDO) to power internal circuitry including the I<sup>2</sup>C block, FET driver, and bias current. VCC is powered by $V_{ADP}$ or $V_{BATT}$ . When the ADP pin's voltage ( $V_{ADP}$ ) exceeds $V_{ADP\_UVLO}$ , VCC is powered by $V_{ADP}$ , regardless of whether the MP2651 is in charge mode or source mode. When the input is absent or $V_{ADP}$ is below $V_{ADP\_UVLO}$ , VCC is powered by $V_{BATT}$ while $V_{BATT} > V_{BATT\_UVLO}$ . The VCC can provide a 3.6V output to supply power to the internal circuit and open-drain pin's pull-up voltage. It is not recommended to power other circuits. # **Input Power Status Indication** The MP2651 has both an ACOK pin and a register to indicate when the input power supply is in charge mode. The ACOK pin is an opendrain structure that is pulled to AGND when $V_{IN\ UVP} < V_{IN} < V_{IN\ OVP}$ . The PG\_STAT register indicates when the power is good. # Input Over-Voltage Protection (OVP) The MP2651 provides two input over-voltage protection (OVP) thresholds: $V_{ADP\_OVP}$ and $V_{IN\_OVP}$ . The ADP pin senses the input voltage. If $V_{ADP} > V_{ADP\_OVP}$ , the ACGATE pin pulls low to turn off M1 immediately; at the same time, buck-boost mode turns off (see Figure 4 on page 23). The MP2651 reports the ADP OVP fault in the fault register. There is a 100ms deglitch time to recover from ADP OVP. **Figure 4: ACGATE Driver** When $V_{IN\_OVP} < V_{IN} < V_{ADP\_OVP}$ , M1 still turns on, and the MP2651's switcher is disabled. Then a fault is reported in REG17h, bit[13]. # Input Current Limit and Input Voltage Limit Regulation To meet the maximum current limit in the USB specification and avoid overloading the adapter, the MP2651 has both input current ( $I_{IN}$ ) limit and $V_{IN}$ limit regulation. If either the $I_{IN}$ limit or $V_{IN}$ limit is reached, the MP2651 regulates the duty cycles of Q1 and Q4 to limit the input power according to the setting. # **Battery Charge Profile** In charge mode, the MP2651 regulates five control loops: $V_{\text{IN}}$ , $I_{\text{IN}}$ , charge current, battery-full regulation voltage, and device junction temperature. The device provides four main charging phases: constant current trickle charge, constant precharge, constant current (CC) fast charge, and constant voltage (CV) charge (see Figure 5). Figure 5: Charge Profile #### Constant Current Trickle Charge (Phase 1) When the input power qualifies as a good power supply, the IC checks the battery voltage to determine whether trickle charging is required. If the battery voltage is below V<sub>BATT\_TC</sub>, a configurable trickle-charge current is applied to the battery. # Constant Current Pre-Charge (Phase 2) When $V_{BATT}$ exceeds $V_{BATT\_TC}$ , the IC starts to safely pre-charge the deeply depleted battery until $V_{BATT}$ reaches the pre-charge to fast charge threshold ( $V_{BATT\_PRE}$ ). If $V_{BATT\_PRE}$ is not reached before the pre-charge timer (about 2 hours) expires, the charge cycle stops, and a corresponding timeout fault signal is asserted. The pre-charge current can be configured via the I<sup>2</sup>C register REG0Fh, bits[7:4], while V<sub>BATT\_PRE</sub> can be configured by REG0Bh, bit[12]. There are two options for this threshold: 2.5V/cell for LiFePO4 batteries, and 3V/cell for Li-ion batteries with other chemistries. #### Constant Current Fast Charge (Phase 3) When $V_{BATT}$ exceeds $V_{BATT\_PRE}$ (set via REG0Bh, bit[12]), the IC enters the constant current charge (fast charge) phase. The fast charge current can be configured via REG14h, bits[13:6]. ## Constant Voltage Charge (Phase 4) When $V_{BATT}$ reaches the level of the configurable battery-full voltage ( $V_{BATT\_REG}$ , set via REG15h, bits[14:4]), the charge current begins to taper off. The charge cycle is considered complete when the charge current reaches the termination threshold ( $I_{TERM}$ ) set via REG0Fh, bits[3:0], assuming that the termination function is enabled. If $I_{TERM}$ is not reached before the safety charge timer expires, then the charge cycle stops and a corresponding timeout fault signal is asserted (see the Safety Timer section on page 25 for more details). # **Automatic Recharge** When the battery is fully charged, charging is terminated and the battery may be discharged because of the system consumption or self-discharge. When $V_{BATT}$ falls below the configurable recharge threshold, the IC automatically starts a new charging cycle, which means there is no manual requirement to restart a charging cycle if the input power is valid. The timer resets when the automatic recharge cycle begins. A new charge cycle starts once all of the following conditions are valid: - The input power is plugged back in - Battery charging is enabled by the I<sup>2</sup>C/SMBus - There is no thermistor fault - There is no safety timer fault - There is no battery over-voltage (OV) fault This means that re-plugging the input power or toggling the battery charging control bit (REG12h, bit[0]) can restart a charge cycle without any fault occurring. The new charge cycle can start with any phase, since the phase depends on $V_{\text{BATT}}$ . ## **Battery Over-Voltage Protection (OVP)** The IC has battery OVP. If $V_{BATT}$ exceeds the battery OV threshold (about 230mV above the battery regulation voltage per cell), charging is disabled. Battery OVP has a 30ms deglitch time. The switcher is turned off during battery OVP. #### **Junction Thermal Regulation** The thermal regulation loop always monitors the IC's internal junction temperature. If the junction temperature exceeds the temperature limit, the charge current drops to regulate the junction temperature. There are multiple thermal regulation thresholds ranging between 80°C and 120°C, so that the system design can meet the thermal requirements of different applications. The junction temperature's regulation threshold can be set via REG0Fh, bits[14:12]. # Transitions Between Buck, Boost, and Buck-Boost Mode The MP2651 always monitors V<sub>IN</sub> and the CFLR voltage to automatically switch between different modes (see Figure 6). When $V_{\text{IN}}$ exceeds 90% of $V_{\text{BATT}}$ , the MP2651 transitions from boost mode to buck-boost mode. When $V_{\text{IN}}$ drops below 75% of $V_{\text{BATT}}$ , the MP2651 transitions from buck-boost mode to boost mode. When $V_{\text{IN}}$ drops below 120% of $V_{\text{BATT}}$ , the MP2651 transitions from buck mode to buckboost mode. When $V_{IN}$ exceeds 135% of $V_{BATT}$ , the MP2651 transitions from buck-boost mode to buck mode. Figure 6: Mode Transition Threshold ### Pulse-Skip Mode (PSM) Operation The MP2651 utilizes pulse-skip mode (PSM) control to improve efficiency under light loads. In PSM, lighter loads mean the device skips more pulse width. # **Cycle-by-Cycle MOSFET Current Limit** The MP2651 senses both the high-side and low-side MOSFET (HS-FET and LS-FET, respectively). During loop control, the device provides a valley current limit in buck mode and a peak current limit in boost mode for each cycle-by-cycle switching period. In buck mode, the next period does not start until the inductor current (I<sub>L</sub>) drops to the valley current limit. Then I<sub>L</sub> rises during the minimum on time to fold back the frequency after triggering the valley current limit. # **ADC Conversion and Multiplexer** The MP2651 has a built-in, 10-bit SAR analog-to-digital converter (ADC) with 50kSPS. A 10-channel multiplexer measures the device's parameters (see Table 3). **Table 3: ADC Channels** | Sink Mode | Source Mode | | | |------------------------------------|---------------------------------------|--|--| | • V <sub>IN</sub> | <ul> <li>Source voltage at</li> </ul> | | | | • I <sub>IN</sub> | the input | | | | • V <sub>BATT</sub> | <ul> <li>Source current at</li> </ul> | | | | <ul> <li>Charge current</li> </ul> | the input | | | | <ul> <li>Battery</li> </ul> | • V <sub>BATT</sub> | | | | temperature (NTC | <ul> <li>Battery</li> </ul> | | | | pin voltage ratio) | temperature | | | | TS pin voltage | <ul> <li>TS pin voltage</li> </ul> | | | | ratio | ratio | | | | Chip junction | <ul> <li>Chip junction</li> </ul> | | | | temperature | temperature | | | ## **Safety Timer** The IC provides both the pre-charge and CC/CV charge safety timer to prevent extended charging cycle due to abnormal battery conditions. The total safety timer for both trickle charge and pre-charge is about 2 hours when $V_{BATT}$ is below $V_{BATT\_PRE}$ . The CC/CV charge safety timer starts when the battery enters the fast charge phase. The user can configure this time via REG12h, bits[12:11]. Above two safety timers can be disabled via REG12h, bit[13]. The safety timer does not operate in discharge mode. The safety timer is reset at the beginning of a new charging cycle. The following actions restart the safety timer: - Auto-recharge - Charge enabled toggling - Input power toggling - Safety timer enable toggling - Thermal shutdown recovery The IC automatically suspends the timer if an NTC hot or cold fault occurs. The IC automatically doubles the remaining time if any of the below conditions are met: - I<sub>IN</sub> limit loop kicks in - V<sub>IN</sub> limit loop kicks in - · Thermal regulation loop kicks in Once the MP2651 no longer meets the conditions above, the timer returns to its standard remaining time. This function can be disabled via REG12h, bit[10]. # **Watchdog Timer** The MP2651 has a watchdog timer to monitor the I<sup>2</sup>C interface. If the watchdog timer is enabled, the host must periodically reset the watchdog timer reset bit before the watchdog timer expires. If the watchdog timer expires, some of the registers are reset to their default values. See the Register Map on page 31 for more details. The following actions reset the watchdog timer and force the device to recover from a watchdog timer fault: - Write to watchdog timer reset bit - Write to the charge current register (REG14h) - Write to the battery regulation voltage register (REG15h) The watchdog timer can be disabled via REG12h, bits[8:7]. # Battery Temperature Monitoring via the Negative Temperature Coefficient (NTC) Thermistor Thermistor is the generic name given to thermally sensitive resistors. negative temperature coefficient (NTC) thermistor is generally called a thermistor. Depending on the manufacturing method and the structure, there are many shapes and characteristic for thermistors. Unless otherwise specified. thermistor resistance values are classified at a standard temperature of 25°C. The resistance of a temperature is solely a function of its absolute temperature. Refer to the thermistor's datasheet to obtain the relevant parameters. Calculate the relationship between the resistance and absolute temperature of a thermistor with Equation (1): $$R_1 = R_2 \times e^{\beta \cdot \left(\frac{1}{T_1} - \frac{1}{T_2}\right)}$$ (1) Where $R_1$ is the resistance at the absolute temperature T1, $R_2$ is the resistance at absolute temperature T2, and $\beta$ is a constant that depends on the thermistor's material. The MP2651 continuously monitors the battery's temperature by measuring the voltage at the NTC pin ( $V_{NTC}$ ). This voltage is determined by the resistor divider since its ratio is produced by the NTC thermistor's resistance when the battery is under different ambient temperatures (see Figure 7). **Figure 7: NTC Protection Circuit** **The** MP2651 internally sets a pre-determined upper and lower bound for $V_{NTC}$ range. If $V_{NTC}$ goes out of this range, the temperature is outside its safe operating limit. Then charging stops until the operating temperature returns into the safe range. To satisfy the JEITA requirement, the MP2651 has four temperature thresholds: a cold battery threshold (0°C by default), cool battery threshold (10°C by default), warm battery threshold (45°C by default), and a hot battery threshold (60°C by default). For a given NTC thermistor, these temperatures correspond to the $V_{\text{COLD}}$ , $V_{\text{COOL}}$ , $V_{\text{WARM}}$ , and $V_{\text{HOT}}$ , respectively. These thresholds can be configured via REG0Dh, bits[7:0]. When $V_{NTC} < V_{HOT}$ or $V_{NTC} > V_{COLD}$ , charging is suspended and the timers are suspended. When $V_{HOT} < V_{NTC} < V_{WARM}$ or when $V_{COOL} < V_{NTC} < V_{COLD}$ , the device responds based on what is set via REG0Ch, bits[14:4]. Figure 8 shows the JEITA control profile. Figure 8: NTC Window The MP2651 also monitors the battery temperature in discharge mode. NTC fault indication only occurs when the battery temperature is below the $V_{\text{COLD}}$ threshold or above the $V_{\text{HOT}}$ threshold. ## **NTC Floating Detection** If $V_{\text{NTC}}$ exceeds 95% of 1.28V, an NTC float is detected, INT asserts, and the corresponding status register changes. The switcher turns off when NTC is floating. ## **Battery Missing Detection** The MP2651 counts how often charging terminates every 10s. If charge termination occurs more than three times in 10s, the MP2651 reports that the battery is missing via the status register and initiates an INT signal. #### **TS/IMON Pin Function** The MP2651 has a TS/IMON pin that is either used for temperature monitoring (TS) or current monitoring (IMON). When REG10h, bit[12] = 0, this pin is configured for temperature monitoring. When REG10h, bit[12] = 1, this pin is configured for charge current monitoring. #### TS Function When the TS function is enabled, the TS pin senses the input connector's temperature via REG0Dh, bits[12:10]. When the TS pin reaches $V_{TS\_HOT}$ , an INT signal asserts to indicate that a TS fault has occurred. In charge mode, the $I_{IN}$ limit is reduced to 500mA with 50mA/Step every 62.5ms. When the IC recovers from a TS fault, the $I_{IN}$ limit rises © 2024 MPS. All Rights Reserved. to its set value with 50mA/step every 62.5ms. By default, the triggered INT signal is masked by REG18h. ### **IMON Function** When the IMON function is used, the IMON pin represents the battery charge current with a gain of 0.1V/A (in charge mode or source mode). #### Thermal Shutdown The IC continuously monitors the internal junction temperature to maximize power delivery and avoid overheating the chip. If the junction temperature reaches 150°C, the PWM converter shuts down. Normal operation does not resume until the junction temperature drops below 120°C. #### **Host Mode and Default Mode** The IC is a host-controlled device. After poweron reset (POR), the IC starts in the watchdog timer expiration state or in its default mode. All the registers are set to their default settings. Any write to the IC forces it to host mode. All the device parameters can be configured by the host. To keep the device in host mode, the host has to reset the watchdog timer regularly by writing 1 to REG01h, bit[6] before the watchdog timer expires. If the watchdog timer expires, the IC goes back into default mode. # Impedance Compensation to Accelerate Charging Throughout the entire charging cycle, the constant voltage charging stage takes a longer time. To accelerate the charging cycle, it is recommended for the device to stay in the constant current charging stage for as long as possible. The IC allows the user to compensate the intrinsic resistance of the battery by adjusting the battery regulation voltage according to the charge current and internal resistance. In addition, a maximum allowed regulated voltage provides additional safety measures. The real battery regulation voltage (V<sub>BATT\_REG\_ACT</sub>) can be calculated with Equation (2): $V_{BATT\_REG\_ACT} = V_{BATT\_REG} + Min (V_{CLAMP}, I_{CHG\_ACT} \times R_{BATT})$ (2) Where $V_{BATT\_REG}$ is the battery regulation voltage set via REG15h, bits[14:4], and $I_{CHG\_ACT}$ is the real-time charge current during operation. ## **Source Mode Operation** The MP2651 can operate in source mode to supply power to the IN pin using the battery. To ensure that the battery is not drained, the device does not enter this mode if the battery is below the configurable low battery threshold. Source mode operation can be enabled when REG12h, bit[3] = 1. When both charging and discharging are enabled, the discharge operation takes higher priority. In source mode, the IC employs a fixed-frequency (500kHz to 1.2MHz, configurable) switching regulator. This regulator switches from PWM operation to PSM under light loads. V<sub>IN\_SRC</sub> is compliant with USB PD specifications. It can be set to 5V, 9V, 12V, 15V, or 20V, with 20mV/step, via the digital-to-analog-converter (DAC) in the register or the external FB pin. The I<sub>IN\_SRC</sub> limit can be configured via the I<sup>2</sup>C/SMBus up to 5A, with 50mA/step. This is compliant with I<sup>2</sup>C/SMBus specifications. Discharge operation is enabled if both of the following conditions are met: - $V_{BATT} > V_{BATT\_LOW}$ - REG12h, bit[3] = 1 To meet PD timing specifications, V<sub>IN\_SRC</sub> should settle within 275ms. In source mode, the switcher can work in buck mode, boost mode, or buck-boost mode, according to V<sub>BATT</sub> and the discharge voltage. # Over-Voltage Protection (OVP) in Source Mode The MP2651 features output OVP in source mode. The IC continuously monitors $V_{IN}$ in source mode. If $V_{IN} > V_{IN\_SRC\_OV}$ , the PWM is disabled and an OV fault asserts in the status and fault registers. The PWM recovers once $V_{IN}$ drops below $V_{IN\_SRC\_OV}$ by a hysteresis (see the Electrical Characteristics section on page 12 for more details). # Short-Circuit Protection (SCP) in Source Mode In addition to output OVP, the MP2561 features output short-circuit protection (SCP). When the load current reaches the output current limit, $V_{\text{IAP}}$ begins to fall. If $V_{\text{IAP}}$ falls below $V_{\text{IN\_SRC\_UV}}$ for more than 10ms, a discharge fault asserts. Discharging is disabled for 30ms, then it restarts. #### **Battery Standby Mode** If only the battery is connected, the input source is absent, and the discharge function is disabled, the VCC LDO stays on. The device's maximum quiescent current ( $I_Q$ ) is 33 $\mu$ A, which extends the battery's runtime. ### **Battery Under-Voltage Protection (UVP)** The MP2651 has two types of battery undervoltage protection (UVP). If $V_{BATT} < V_{BATT\_LOW}$ for 30ms in source mode, the MP2651 generates an INT signal to report that $V_{BATT}$ is low, then source mode is stopped. The user can configure the source mode behavior via REG0Bh bit[11]. When REG0Bh bit[11] = 0, source mode restarts automatically when $V_{BATT}$ exceeds 6.4V. When REG0Bh bit[11] = 1, source mode is latched, and the SRC-EN bit must be toggled to restart source mode. ## SMBus and I<sup>2</sup>C Compatibility The MP2651 has an SCL/SDA interface that is compatible with the SMBus/I<sup>2</sup>C interface. In addition, the MP2651's registers are 16 bits, which are compatible with both SMBus and I<sup>2</sup>C standards. The system management bus (SMBus) is a two-wire, bidirectional serial interface, consisting of a data line (SDA) and a clock line (SCL). The lines are externally pulled to a bus voltage when they are idle. Connecting to the line, a master device generates the SCL signal and device address, then arranges the communication sequence. This is based on I<sup>2</sup>C operation principles. The MP2651 interface is an SMBus slave that supports both standard mode (100kHz) and fast mode (400kHz). The SMBus address is 0001 001x, where x is the read/write bit. The device receives control inputs from the master device, such as a microcontroller (MCU) or a digital signal processor. ### **Start and Stop Commands** All transactions begin with a start (S) command and are terminated by a stop (P) command. A start command is defined as a high-to-low transition on the SDA line while SCL is high. A stop command is defined as a low-to-high transition on the SDA line while the SCL is high (see Figure 9). Start and stop commands are always generated by the master. The bus is considered busy after a start command; it is considered free after a stop command. Figure 9: Start and Stop Commands # **Data Validity** For data validity, the data on the SDA line must be stable during the high period of the clock. The high or low state of the SDA line can only change when the clock signal on the SCL line is low (see Figure 10). When the bus is free, both lines are high. The SDA and SCL pins are open drains. Figure 10: Data Validity ## Interrupt to Host (INT) The MP2651 has an alert mechanism that outputs an interrupt signal via the INT pin. If an interrupt is triggered, the device outputs a 256µs low-state INT pulse. The INT output is designed as an open-drain structure that must be externally pulled up to a voltage source for operation. The INT signal can be masked via REG18h and REG19h. #### **Address** To avoid having multiple devices on the same I<sup>2</sup>C bus with the same address, the MP2651's address can be configured via the one-time programmable (OTP) memory (OTP address). To support multiple MP2651 devices on the same I2C/SMBUS lines, the device OTP address can be adjusted via REG05h, bits[6:3]. The MP2651 also has a universal address, 5Ch. When only one MP2651 device is in use, 5Ch or the OTP address can be used as the communication address. The address is 7 bits long, followed by the 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). Figure 11 shows the address bit arrangement for the OTP address and universal address (5Ch). Universal Address (5Ch) Figure 11: 7-Bit Slave Address #### SMBus Alert Response Address (ARA) The SMBus alert response address (ARA) is a special address that can be used by the bus host. If more than one slave-only device is connected on the bus, and all the INT lines are connected together, a slave-only device can signal to the host that it wants to talk through INT. The host processes the interrupt and simultaneously accesses all INT devices through the ARA. Only the device(s) that pull INT acknowledge the ARA. The host performs a modified receive byte operation. The 7-bit device address provided by the slave transmit device is placed in the 7 most significant bits of the byte. The 8th bit can be a 0 or 1. The SMBus ARA is 0001 100b. #### **Byte Format** Each byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte must be followed by an acknowledge (ACK) bit. Data is transferred with the most significant bit (MSB) first. The acknowledgement takes place after every byte. The ACK bit allows the receiver to signal to the transmitter that the byte was successfully received, then another byte can be sent. All clock pulses, including the acknowledge pulse (9th clock pulse), are generated by the master (see Figure 12). Figure 12: Acknowledge Bit The transmitter releases the SDA line during the acknowledge clock pulse, so the receiver can pull the SDA line low. If the SDA line remains high during the 9th clock pulse, this is a not acknowledge (NACK) signal. The master can then generate either a stop command to abort the transfer or a repeated start command to start a transfer. After the start command, a slave address is sent. This address is 7 bits long, followed by an 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). If the register address is not defined, the charger IC sends back a NACK signal and returns to an idle state. Figure 13, Figure 14, and Figure 15 show the complete data transfer. Figure 13: Byte Format | 1 Bit | 7 Bits | 1 Bit | 1 Bit | 8 Bits | 1 Bit | 8 Bits | 1 Bit | 8 Bits | 1 Bit | 1 Bit | |-------|---------------|-------|-------|------------------|-------|---------------|-------|----------------|-------|-------| | S | Slave Address | 0 | Α | Register Address | Α | Low Byte Data | Α | High Byte Data | А | Р | | | From Master to Slave | | From Slave to Master | A = Acknowledge (SDA Low) | S = Start | P = Stop | |--|------------------------|---|---------------------------|---------------------------|-----------|----------| | | i ioni master to diave | l | I TOTTI CIAVE TO IVIASTET | A = Acknowledge (ODA LOW) | o – otart | 1 - Otop | /A = Not Acknowledge (SDA High) Figure 14: Singe-Word Write | 1 Bi | 7 Bits | 1 Bit | 1 Bit | 8 Bits | 1 Bit | 1 Bit | 7 Bits | 1 Bit | 1 Bit | 8 Bits | 1 Bit | 8 Bits | 1 Bit | 1 Bit | |------|----------------------------------------------------------|-------|-------|------------------|-------|-------|---------------|-------|-------|---------------|-------|----------------|-------|-------| | S | Slave Address | 0 | Α | Register Address | А | S | Slave Address | 1 | Α | Low Byte Data | А | High Byte Data | /A | Р | | | From Master to Slave A = Acknowledge (SDA Low) S = Start | | | | | | | | | | | | | | Figure 15: Single-Word Read P = Stop From Slave to Master # **REGISTER MAP** | Register Name | Register<br>Address | OTP? | R/W | Description | | |---------------|---------------------|------|-----|---------------------------------------------------------------------------------------|--| | REG05h | 0x05 | Yes | R/W | Device Address Setting | | | REG06h | 0x06 | Yes | R/W | Input Minimum Voltage Limit Setting | | | REG08h | 0x08 | Yes | R/W | Input Current Limit Setting | | | REG09h | 0x09 | No | R/W | Output Voltage Setting in Source Mode | | | REG0Ah | 0x0A | No | R/W | Battery Impedance Compensation and Output Current Limit Setting in Source Mode | | | REG0Bh | 0x0B | Yes | R/W | Battery Low Voltage Threshold and Battery Discharge Current Regulation in Source Mode | | | REG0Ch | 0x0C | No | R/W | JEITA Action Setting | | | REG0Dh | 0x0D | Yes | R/W | Temperature Protection Setting | | | REG0Eh | 0x0E | Yes | R/W | Configuration Register 0 | | | REG0Fh | 0x0F | Yes | R/W | Configuration Register 1 | | | REG10h | 0x10 | Yes | R/W | Configuration Register 2 | | | REG11h | 0x11 | Yes | R/W | Configuration Register 3 | | | REG12h | 0x12 | Yes | R/W | Configuration Register 4 | | | REG14h | 0x14 | Yes | R/W | Charge Current Setting | | | REG15h | 0x15 | Yes | R/W | Battery Regulation Voltage Setting | | | REG16h | 0x16 | No | R | Status and Fault Register 0 | | | REG17h | 0x17 | No | R | Status and Fault Register 1 | | | REG18h | 0x18 | No | R/W | INT Mask Setting Register 0 | | | REG19h | 0x19 | No | R/W | INT Mask Setting Register 1 | | | REG22h | 0x22 | No | R | Internal DAC Output of the Input Current Limit Setting | | | REG23h | 0x23 | No | R | ADC Result of the Input Voltage | | | REG24h | 0x24 | No | R | ADC Result of the Input Current | | | REG25h | 0x25 | No | R | ADC Result of the Battery Voltage | | | REG27h | 0x27 | No | R | ADC Result of the Battery Current | | | REG28h | 0x28 | No | R | ADC Result of the NTC Voltage Ratio | | | REG29h | 0x29 | No | R | ADC Result of the TS Voltage Ratio | | | REG2Ah | 0x2A | No | R | ADC Result of the Junction Temperature | | | REG2Bh | 0x2B | No | R | ADC Result of the Battery Discharge Current | | | REG2Ch | 0x2C | No | R | ADC Result of the Input Voltage in Discharge Mode | | | REG2Dh | 0x2D | No | R | ADC Result of the Output Current in Discharge Mode | | #### Notes: - 7) The default device OTP address is 69h, and the universal address is 5Ch. See the Address section on page 28. - 8) OTP in this section means one-time programmable (OTP) memory. # **REGISTER MAP (MP2651GVT-000A)** **REG05h: Device Address Setting** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comments | |-------|----------|---------|-----------------|-----|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 9 | WD_SET | 1 | N | R/W | 0: Disabled<br>1: Enabled | When this bit is set to 0, the watchdog timer is automatically disabled when V <sub>IN</sub> is absent. | | 8 | TLOW_EN | 0 | N | R | 0: Disabled (I <sup>2</sup> C)<br>1: Enabled (SMBus) | Default: 0 To be compliant with the SMBus, a 25ms timer is required to release SCL and SDA (reset the communication) if the timer expires. This bit can be configured via the OTP. | | 7 | RESERVED | 1 | N | R | Reserved. | Reserved. | | 6 | ADDR[3] | 1 | N | R | | Default: 0b1101 | | 5 | ADDR[2] | 1 | N | R | | These bits determine the highest 4 bits | | 4 | ADDR[1] | 0 | N | R | | of the device's address. These bits can | | 3 | ADDR[0] | 1 | N | R | | be configurable via the OTP. | | 2:1 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 0 | RESERVED | 1 | N/A | N/A | Reserved. | Reserved. | # **REG06h: Input Minimum Voltage Limit Setting** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|-------------------------|---------|-----------------|-----|-------------|----------------------------------------------------------------------------------------| | 15:8 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 7 | VIN_MIN[7] | 0 | Υ | R/W | 10240mV. | | | 6 | VIN_MIN[6] | 0 | Υ | R/W | 5120mV. | | | 5 | V <sub>IN_MIN</sub> [5] | 1 | Υ | R/W | 2560mV. | Default: 4.56V | | 4 | V <sub>IN_MIN</sub> [4] | 1 | Y | R/W | 1280mV. | Range: 0V to 20.4V | | 3 | V <sub>IN_MIN</sub> [3] | 1 | Y | R/W | 640mV. | These bits set the minimum $V_{\text{IN}}$ limit. These bits can be configured via the | | 2 | V <sub>IN_MIN</sub> [2] | 0 | Υ | R/W | 320mV. | OTP. | | 1 | VIN_MIN[1] | 0 | Y | R/W | 160mV. | | | 0 | VIN_MIN[0] | 1 | Υ | R/W | 80mV. | | # **REG08h: Input Current Limit Setting** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|-------------------------|---------|-----------------|-----|-------------|----------------------------------------------------------------------------------------------------------------| | 15:7 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 6 | I <sub>IN_LIM</sub> [6] | 0 | Y | R/W | 3200mA. | | | 5 | IIN_LIM[5] | 0 | Y | R/W | 1600mA. | Default: 500mA | | 4 | I <sub>IN_LIM</sub> [4] | 0 | Y | R/W | 800mA. | Range: 0A to 5A These bits set the I <sub>IN</sub> limit. These bits can | | 3 | I <sub>IN_LIM</sub> [3] | 1 | Y | R/W | 400mA. | be configured via the OTP. | | 2 | I <sub>IN_LIM</sub> [2] | 0 | Y | R/W | 200mA. | Note that when RS1 changes to 5mΩ, the internal gain should also be changed via REG10h, bit[8] to keep the LSB | | 1 | I <sub>IN_LIM</sub> [1] | 1 | Y | R/W | 100mA. | unchanged. | | 0 | IIN_LIM[0] | 0 | Y | R/W | 50mA. | | # **REG09h: Output Voltage Setting in Source Mode** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|-------------------------|---------|-----------------|-----|---------------------------------------------------------------|------------------------------------------------------------------------------------| | 15:12 | RESERVED | 0 | N/A | R/W | Reserved. | Reserved. | | 11 | Vin_src_os | 0 | N | R/W | 0: 0V<br>1: 0.64V | Default: 0 When this bit is enabled, V <sub>IN_SRC</sub> = DEC (bits[9:0]) + 0.64V | | 10 | Vin_src_cfg | 0 | N | R/W | 0: Configured by the register bit 1: Configured by the FB pin | Default: 0 This bit determines the method of configuring V <sub>IN_SRC</sub> . | | 9 | V <sub>IN_SRC</sub> [9] | 0 | N | R/W | 10240mV. | | | 8 | VIN_SRC[8] | 0 | N | R/W | 5120mV. | | | 7 | V <sub>IN_SRC</sub> [7] | 1 | N | R/W | 2560mV. | | | 6 | VIN_SRC[6] | 1 | N | R/W | 1280mV. | | | 5 | V <sub>IN_SRC</sub> [5] | 1 | N | R/W | 640mV. | Default: 4.98V<br>Range: 4V to 20.46V | | 4 | V <sub>IN_SRC</sub> [4] | 1 | N | R/W | 320mV. | These bits set V <sub>IN_SRC</sub> . | | 3 | V <sub>IN_SRC</sub> [3] | 1 | N | R/W | 160mV. | | | 2 | V <sub>IN_SRC</sub> [2] | 0 | N | R/W | 80mV. | | | 1 | V <sub>IN_SRC</sub> [1] | 0 | N | R/W | 40mV. | | | 0 | V <sub>IN_SRC</sub> [0] | 1 | N | R/W | 20mV. | | # REG0Ah: Battery Impedance Compensation and Output Current Limit Setting in Source Mode | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | | | |------|-------------------------|---------|-----------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | | | 14 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | | | 13 | BATTR[2] | 0 | Y | R/W | 200mΩ/cell. | Default: 0mΩ | | | | 12 | BATTR[1] | 0 | Υ | R/W | 100mΩ/cell. | Range: 0mΩ to 350mΩ | | | | 11 | BATTR[0] | 0 | Y | R/W | 50mΩ/cell. | These bits input the predicted battery internal impedance and cable impedance. | | | | 10 | VCLAMP[2] | 0 | Υ | R/W | 240mV/cell. | Default: 0mV/cell | | | | 9 | V <sub>CLAMP</sub> [1] | 0 | Υ | R/W | 120mV/cell. | Range: 0mV/cell to 420mV/cell | | | | 8 | V <sub>CLAMP</sub> [0] | 0 | Y | R/W | 60mV/cell. | These bits set the maximum compensation voltage, which should be added to original battery-full regulation voltage if the IR compensation function is used. | | | | 7 | RESERVED | 0 | NA | NA | Reserved. | Reserved. | | | | 6 | I <sub>IN_SRC</sub> [6] | 0 | Y | R/W | 3200mA. | | | | | 5 | I <sub>IN_SRC</sub> [5] | 1 | Υ | R/W | 1600mA. | Default: 2A | | | | 4 | I <sub>IN_SRC</sub> [4] | 0 | Y | R/W | 800mA. | Range: 0A to 5.5A These bits set the lout limit in source | | | | 3 | I <sub>IN_SRC</sub> [3] | 1 | Y | R/W | 400mA. | mode. | | | | 2 | In_src[2] | 0 | Υ | R/W | 200mA. | Note that when RS1 changes to 5mΩ, the internal gain should also be changed via REG10h, bit[8] to keep the LSB | | | | 1 | I <sub>IN_SRC</sub> [1] | 0 | Y | R/W | 100mA. | unchanged. | | | | 0 | In_src[0] | 0 | Υ | R/W | 50mA. | | | | # REG0Bh: Battery Low Voltage Setting and Battery Discharge Current Regulation in Source Mode | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|-----------------------------|---------|-----------------|-----|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 13 | V <sub>BATT_LOW</sub> _EN | 1 | Y | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables the battery low-voltage protection. This bit can be configured via the OTP. | | 12 | Vbatt_pre | 1 | N | R/W | 0: 2.5V/cell<br>1: 3V/cell | Default: 1 This bit sets the pre-charge to CC charge threshold. | | 11 | BATTLOW_<br>ACT | 0 | Y | R/W | 0: Only generate INT<br>1: Generate INT and<br>latch off the DC/DC<br>converter | Default: 0 This bit determines the behavior of battery low voltage protection when REG0Bh, bit[13] is set to 1. When V <sub>BATT</sub> < V <sub>BATT_LOW</sub> which is set via REG0Bh, bits[10:9]. INT is asserts and the DC/DC converter can also be latched off optionally. This bit can be configured via the OTP. Note that charging the battery or toggling the SRC_EN bit clears the DSCHG_FLT bit. Then the source can be enabled again. When source mode is disabled, the BATTLOW comparator does not operate. | | 10 | V <sub>BATT_LOW</sub> [1] | 0 | N | R/W | 00: 3V/cell | Default: 00 | | 9 | VBATT_LOW[0] | 0 | N | R/W | 01: 3.1V/cell<br>10: 3.2V/cell<br>11: 3.3V/cell | These bits set the low battery voltage threshold for battery low-voltage protection. | | 8 | IBATT_DSCHGEN | 0 | N | R/W | 0: Disabled<br>1: Enabled | Default: 0 This bit enables battery discharge current regulation in source mode. | | 7 | IBATT_DSCHG[7] | 1 | N | R/W | 6400mA. | | | 6 | IBATT_DSCHG[6] | 0 | N | R/W | 3200mA. | | | 5 | IBATT_DSCHG[5] | 0 | N | R/W | 1600mA. | | | 4 | IBATT_DSCHG[4] | 0 | N | R/W | 800mA. | Default: 6.4A<br>Range: 0A to 12.75A | | 3 | IBATT_DSCHG[3] | 0 | N | R/W | 400mA. | These bits set the battery discharge current in source mode. | | 2 | I <sub>BATT_DSCHG</sub> [2] | 0 | N | R/W | 200mA. | | | 1 | I <sub>BATT_DSCHG</sub> [1] | 0 | N | R/W | 100mA. | | | 0 | IBATT_DSCHG[0] | 0 | N | R/W | 50mA. | | ### **REG0Ch: JEITA Action Setting** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|---------------|---------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 14 | WARM_ACT[1] | 0 | Y | R/W | 00: No action | | | 13 | WARM_ACT[0] | 1 | Y | R/W | 01: Only reduce V <sub>BATT_REG</sub> 10: Only reduce I <sub>CC</sub> 11: Reduce both V <sub>BATT_REG</sub> and I <sub>CC</sub> | These bits determine the device's behavior if NTC warm protection occurs. | | 12 | COOL_ACT[1] | 1 | Υ | R/W | 00: No action | | | 11 | COOL_ACT[0] | 0 | Y | R/W | 01: Only reduce VBATT_REG 10: Only reduce Icc 11: Reduce both VBATT_REG and Icc when NTC cool | These bits determine the device's behavior if NTC cool protection occurs. | | 10 | JEITA_VSET[4] | 1 | Y | R/W | 320mV/cell. | Default: 320mV/cell | | 9 | JEITA_VSET[3] | 0 | Y | R/W | 160mV/cell. | Range: (0mv to 620mv)/cell with 20mv/cell per step | | 8 | JEITA_VSET[2] | 0 | Υ | R/W | 80mV/cell. | These bits set the decrement value for the battery-full voltage if NTC cool or warm protection occurs. The battery-full voltage can be set via REG15h. | | 7 | JEITA_VSET[1] | 0 | Υ | R/W | 40mV/cell. | | | 6 | JEITA_VSET[0] | 0 | Y | R/W | 20mV/cell. | | | 5 | JEITA_ISET[1] | 0 | Υ | R/W | | Default: 01 | | 4 | JEITA_ISET[0] | 1 | Y | R/W | 00: 1/2 times<br>01: 1/4 times<br>10: 1/8 times<br>11: 1/16 times | These bits set the scaling value of the constant current (CC) charge current. The CC charge current can be set via REG14h. | | 3:0 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | ### **REG0Dh: Temperature Protection Setting** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|-----------------------|---------|-----------------|-----|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | TS_EN | 1 | N | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables the external temperaturesense function. | | 14 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change this bit's value. | | 13 | TS_ACT | 1 | Y | R/W | 0: Only deliver INT when the TS threshold is reached 1: Deliver INT and take TS action | Default: 1 This bit determine the device's behavior if TS over-temperature protection (OTP) occurs. An INT asserts after TS OTP occurs, and an additional I <sub>IN</sub> regulation can be taken optionally. This bit can be configured via the OTP. | | 12 | Vтs_нот[2] | 1 | N | R/W | 000: 9% (100°C) | | | 11 | Vтs_нот[1] | 0 | N | R/W | 001: 10% (95°C)<br>010: 11.3% (90°C) | Default: 100 | | 10 | Vтs_нот[0] | 0 | N | R/W | 011: 12.7% (85°C)<br>100: 14.3% (80°C)<br>101: 16.1% (75°C)<br>110: 18.2% (70°C)<br>111: 20.6% (65°C) | These bits set the TS over-temperature (OT) threshold, which is a percentage of VNTC. Assume the thermistor is 103AT, with a $10k\Omega$ pull-up resistor. | | 9 | NTC_EN | 1 | N | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables NTC protection. | | 8 | NTC_ACT | 1 | N | R/W | 0: Only deliver INT when the NTC threshold is reached 1: Deliver INT and take JEITA action | Default: 1 This bit determines the device's behavior if NTC protection occurs. An INT asserts when NTC protection and additional actions can be taken optionally. It can be configured via the OTP. | | 7 | V <sub>НОТ</sub> [1] | 1 | N | R/W | 00: 20 19/ (50°C) | Default: 10 | | 6 | Vнот[0] | 0 | N | R/W | 00: 29.1% (50°C)<br>01: 25.9% (55°C)<br>10: 23% (60°C)<br>11: 20.4% (65°C) | These bits set the NTC hot temperature threshold, which is as a percentage of V <sub>NTC</sub> . Assume the thermistor is 103AT. | | 5 | Vwarm[1] | 0 | N | R/W | 00: 36.5% (40°C) | Default: 01 | | 4 | Vwarm[0] | 1 | N | R/W | 00: 30:5% (40°C)<br>01: 32:6% (45°C)<br>10: 29:1% (50°C)<br>11: 25:9% (55°C) | These bits set the NTC warm temperature threshold, which is as a percentage of V <sub>NTC</sub> . Assume the thermistor is 103AT. | | 3 | Vcool[1] | 1 | N | R/W | 00: 74.2% (0°C) | Default: 10 | | 2 | Vcool[0] | 0 | N | R/W | 01: 69.6% (5°C)<br>10: 64.8% (10°C)<br>11: 59.9% (15°C) | These bits set the NTC cool temperature threshold, which is as a percentage of V <sub>NTC</sub> . Assume the thermistor is 103AT. | | 1 | Vcold[1] | 0 | N | R/W | 00: 78.4% (-5°C) | Default: 01 | | 0 | V <sub>COLD</sub> [0] | 1 | N | R/W | 00: 78.4% (-3 C)<br>01: 74.2% (0°C)<br>10: 69.6% (+5°C)<br>11: 64.8% (+10°C) | These bits set the NTC cold temperature threshold, which is as a percentage of V <sub>NTC</sub> . Assume the thermistor is 103AT. | ### **REG0Eh: Configuration Register 0** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|------------|---------|-----------------|-------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 8 | ADC_START | 0 | N | R/W | 0: Disable ADC | This bit enables the analog-to-digital converter (ADC) when it is set to one-shot conversion mode via REG0Eh, bit[7]. This bit returns to 0 after conversion is complete. | | 0 | ADO_STAIRT | O | IV. | TO VV | 1: Enable ADC | When the DC/DC converter is enabled, this bit is set to 1 to enable the ADC. This bit is read-only when ADC_CONV = 1. The bit stays high during ADC conversion. | | 7 | ADC_CONV | 0 | N | R/W | 0: One-shot<br>conversion<br>1: Continuous<br>conversion | This bit determines the behavior of ADC conversion. | | 6 | SW_FREQ[2] | 0 | Y | R/W | 000: 500kHz | | | 5 | SW_FREQ[1] | 0 | Y | R/W | 001: 600kHz<br>010: 700kHz | Default: 600kHz | | 4 | SW_FREQ[0] | 1 | Y | R/W | 011: 800kHz<br>100: 750kHz<br>101: 900kHz<br>110: 1000kHz<br>111: 1200kHz | These bits set the buck-boost converter's switching frequency. These bits can be configured via the OTP. | | 3:0 | RESERVED | 0 | NA | NA | Reserved. | Do not change the value of these bits. | ### **REG0Fh: Configuration Register 1** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|------------------------|---------|-----------------|-----|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | 15 | TJ_REG EN | 1 | Y | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables junction temperature OT regulation. This bit can be configured via the OTP. | | 14 | T <sub>J_REG</sub> [2] | 1 | Y | R/W | 000: 80°C | | | 13 | T <sub>J_REG</sub> [1] | 1 | Y | R/W | 001: 90°C<br>010: 95°C | Default: 111 | | 12 | $T_{J_REG}[0]$ | 1 | Y | R/W | 011: 100°C<br>100: 105°C<br>101: 110°C<br>110: 115°C<br>111: 120°C | These bits set the junction temperature regulation point. | | 11 | Ітс[3] | 0 | Y | R/W | 400mA. | Default: 100mA | | 10 | I <sub>TC</sub> [2] | 0 | Υ | R/W | 200mA. | Range: 0mA to 750mA | | 9 | I <sub>TC</sub> [1] | 1 | Υ | R/W | 100mA. | These bits set the trickle-charge current. These bits can be configured | | 8 | Ітс[0] | 0 | Υ | R/W | 50mA. | via the OTP. | | 7 | I <sub>PRE</sub> [7] | 0 | Y | R/W | 800mA. | Default: 400mA | | 6 | I <sub>PRE</sub> [6] | 1 | Y | R/W | 400mA. | Range: 0mA to 1500mA | | 5 | I <sub>PRE</sub> [5] | 0 | Υ | R/W | 200mA. | These bits set the pre-charge current. These bits can be configured via the | | 4 | I <sub>PRE</sub> [4] | 0 | Υ | R/W | 100mA. | OTP. | | 3 | I <sub>TERM</sub> [3] | 0 | Υ | R/W | 400mA. | Defectly 200mA | | 2 | I <sub>TERM</sub> [2] | 1 | Υ | R/W | 200mA. | Default: 200mA<br>Range: 0mA to 750mA | | 1 | I <sub>TERM</sub> [1] | 0 | Υ | R/W | 100mA. | These bits set the termination current. These bits can be configured via the | | 0 | I <sub>TERM</sub> [0] | 0 | Υ | R/W | 50mA. | OTP. | ### **REG10h: Configuration Register 2** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|-----------------|---------|-----------------|------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 14 | ACGATE_<br>CTRL | 0 | N | R/W | 0: Not force ACGATE<br>on<br>1: Force ACGATE on | Default: 0 This bit controls the ACGATE. It can force ACGATE to turn on external MOSFET when it is set to 1. The ACGATE state depends on the ADP voltage. | | 13 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 12 | TS/IMON | 0 | Y | R/W | 0: TS/IMON pin acts as TS 1: TS/IMON pin acts as IMON | This bit configures the function of the TS/IMON. It is configured to TS function by default. This bit can be configured via the OTP. | | 11 | VRECH | 1 | N | R/W | 0: -100mV/cell<br>1: -200mV/cell | Default: 1 This bit sets the automatic recharge threshold, which is compared to battery-full voltage. This bit can be configured via the OTP. | | 10 | BAT_NUM[1] | 0 | N | R/W | 00: 1 cell | Default: 01 | | 9 | BAT_NUM[0] | 1 | N | R/W | 01: 2 cell<br>10: 3 cell<br>11: 4 cell | This bit sets the battery cells in series. This bit can be configured via the OTP. | | 8 | IN_RSNS | 0 | N | R/W | 0: 10mΩ<br>1: 5mΩ | This bit sets the $I_{IN}$ sense gain. It should be set according to external sense resistor (RS1). It assumes a $10m\Omega$ sense FET is used by default. This bit can be configured via the OTP. | | 7 | IBATT_RSNS | 0 | N | R/W | 0: 10mΩ<br>1: 5mΩ | This bit sets the battery current sense gain. It should be set according to external sense resistor (RS2). It assumes $10m\Omega$ sense FET is used as default. This bit can be configured via the OTP. | | 6 | ACGATE_EN | 1 | N | R/W | 0: Disable the ACGAET driver (External ACFET will be off mandatorily) 1: Enable the ACGATE driver | Default: Enabled This bit is used to enable ACGATE driver. | | 5 | RESERVED | 0 | N/A | N//A | Reserved. | | | 4 | RESERVED | 0 | N/A | N/A | Reserved. | | | 3 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the values of these bits. | | 2 | RESERVED | 0 | N/A | N/A | Reserved. | | | 1 | RESERVED | 0 | N/A | N/A | Reserved. | | | | | 0 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | |--|--|---|----------|---|-----|-----|-----------|--------------------------------------| |--|--|---|----------|---|-----|-----|-----------|--------------------------------------| ### **REG11h: Configuration Register 3** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|----------------------------|---------|-----------------|-----|-------------------------------------|--------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 14 | VIN_SRC_OV[1] | 1 | N | R/W | 00: 106% | Default: 11 | | 13 | VIN_SRC_OV[0] | 1 | N | R/W | 01: 120%<br>10: 115%<br>11: 110% | These bits set the over-voltage (OV) threshold for the source V <sub>OUT</sub> . | | 12 | V <sub>IN_SRC_UV</sub> [1] | 0 | N | R/W | 00: 75% | Default: 00 | | 11 | VIN_SRC_UV[0] | 0 | N | R/W | 01: 80%<br>10: 85%<br>11: 30% | These bits set the under-voltage (UV) threshold for the source Vout. | | 10 | VIN_OVP_DGL | 0 | N | R/W | 0: 1µs<br>1: 15ms | Default: 0 This bit sets the deglitch time for input over-voltage protection (OVP) in charge mode. | | 9 | V <sub>IN_UVP</sub> [1] | 0 | N | R/W | 00: 3.2V | Default: 00 | | 8 | V <sub>IN_UVP</sub> [0] | 0 | N | R/W | 01: 6.4V<br>10: 12V<br>11: 16.8V | These bits set the input under-voltage protection (UVP) threshold. These bits can be configured via the OTP. | | 7 | VIN_OVP[1] | 1 | N | R/W | 00: 7.2V | Default: 11 | | 6 | VIN_OVP[0] | 1 | N | R/W | 01: 11.2V<br>10: 17.6V<br>11: 22.4V | These bits are used to set the input OVP threshold. These bits can be configured via the OTP. | | 5 | RESERVED | 1 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 4 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 3 | BATTOVP_EN | 1 | Z | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables battery OVP. | | 2 | RESERVED | 0 | N/A | R/W | Reserved. | Do not change the value of this bit. | | 1 | RESERVED | 0 | N/A | R/W | Reserved. | Do not change the value of this bit. | | 0 | RESERVED | 0 | N/A | R/W | Reserved. | Do not change the value of this bit. | ### **REG12h: Configuration Register 4** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|------------|---------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 14 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 13 | TMR_EN | 1 | Y | R/W | 0: Disabled<br>1: Enabled | This bit enables the charging safety timer (both the trickle/pre-charge timer and CC/CV charge timer). It is set to 1 by default. This bit can be configured via the OTP. | | 12 | CHG_TMR[1] | 1 | Υ | R/W | 00: 5 hours | Default: 11 | | 11 | CHG_TMR[0] | 1 | Y | R/W | 01: 8 hours<br>10: 12 hours<br>11: 20 hours | These bits set the CC/CV timer. | | 10 | TMR2X_EN | 1 | Y | R/W | 0: The safety timer is not doubled during input DPM or thermal regulation 1: The safety timer is doubled during input DMP and thermal regulation | Default: 1 This bit sets the safety timer during DPM and thermal regulation. | | 9 | WTD_RST | 0 | Y | R/W | 0: Normal<br>1: Reset | Default: 0 This bit resets the I <sup>2</sup> C watchdog timer. It returns to 0 after it is reset. | | 8 | WTD[1] | 0 | Υ | R/W | 00: Disable timer | Default: 00 | | 7 | WTD[0] | 0 | <b>Y</b> | R/W | 01: 40s<br>10: 80s<br>11: 175s | This bit sets the I <sup>2</sup> C watchdog timer. These bits can be configured via the OTP. | | 6 | DC/DC_EN | 1 | Y | R/W | 0: Disabled<br>1: Enabled | Default: 1 This bit enables the DC/DC converter. This bit can be configured via the OTP. | | 5 | RESERVED | 0 | N/A | N/A | Reserved. | Do not change the value of this bit. | | 4 | TERM_EN | 1 | Y | R/W | 0: Disabled<br>1: Enabled | This bit enables charge termination. It is set to 1 by default via the OTP. | | 3 | SRC_EN | 0 | Y | R/W | 0: Disable source mode<br>1: Enable source mode | Default: 0 This bit enables source mode configuration. SRC_EN can override the charge enable function. | | 2 | REG_RST | 0 | Y | R/W | 0: Keep current register setting 1: Reset to default register value and reset safety timer | Default: 0 This bit sets the register reset setting. It resets to 0 after the register is reset. | | 1 | IINLIM_EN | 1 | Y | R/W | 0: IIN_LIM disabled<br>1: IIN_LIM enabled | Default: 1 This bit enables the I <sub>IN</sub> limit loop. | | | | | | | | Default: 1 | |---|--------|---|---|-----|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------| | 0 | CHG_EN | 1 | Υ | R/W | 0: Charge disabled<br>1: Charge enabled | This bit configures the charge mode. SRC_EN overrides the CHG_EN enable function. It can be configured via the OTP. | ### **REG14h: Charge Current Setting** | Bit | Name | Default | Reset by<br>WTD | R/W | Description | Comment | | |-------|---------------------|---------|-----------------|-----|-------------|-------------------------------------------------------------------------|--| | 15:14 | RESERVED | 0 | NA | NA | Reserved. | Reserved. | | | 13 | Icc[7] | 0 | Υ | R/W | 6400mA. | | | | 12 | Icc[6] | 0 | Υ | R/W | 3200mA. | | | | 11 | Icc[5] | 1 | Υ | R/W | 1600mA. | Default: 2A | | | 10 | I <sub>CC</sub> [4] | 0 | Υ | R/W | 800mA. | Range: 0A to 6A<br>Offset: 0A | | | 9 | I <sub>CC</sub> [3] | 1 | Υ | R/W | 400mA. | These bits set the charge current. These bits can be configured via the | | | 8 | Icc[2] | 0 | Υ | R/W | 200mA. | OTP. | | | 7 | Icc[1] | 0 | Υ | R/W | 100mA. | | | | 6 | Icc[0] | 0 | Υ | R/W | 50mA. | | | | 5:0 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | ### **REG15h: Battery Regulation Voltage Setting** | | <u> </u> | | | | | T | |------|---------------------------|---------|-----------------|-----|-------------|---------------------------------------------------------------------------------------| | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 14 | VBATT_REG[10] | 0 | Υ | R/W | 10240mV. | | | 13 | VBATT_REG[9] | 1 | Y | R/W | 5120mV. | | | 12 | V <sub>BATT_REG</sub> [8] | 1 | Υ | R/W | 2560mV. | | | 11 | V <sub>BATT_REG</sub> [7] | 0 | Υ | R/W | 1280mV. | Default: 8.4V (absolute voltage) | | 10 | VBATT_REG[6] | 1 | Υ | R/W | 640mV. | Range: 3.4V/cell to 4.67V/cell for different cell counts | | 9 | VBATT_REG[5] | 0 | Υ | R/W | 320mV. | These bits set the charge-full voltage. These bits can be configured via the OTP. The | | 8 | VBATT_REG[4] | 0 | Υ | R/W | 160mV. | minimum charge-full voltage setting step is the cell number multiplied by 10mv: | | 7 | VBATT_REG[3] | 1 | Υ | R/W | 80mV. | oon names mamphod by Tomit. | | 6 | VBATT_REG[2] | 0 | Υ | R/W | 40mV. | | | 5 | V <sub>BATT_REG</sub> [1] | 0 | Υ | R/W | 20mV. | | | 4 | V <sub>BATT_REG</sub> [0] | 0 | Υ | R/W | 10mV. | | | 3:0 | RESERVED | 0 | N/A | R/W | Reserved. | Reserved. | ### **REG16h: Status and Fault Register 0** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|--------------------|---------|-----------------|-----|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 15 | MD_STAT[1] | 0 | N | R | 00/10: Standby mode | These bits indicate the DC/DC converter's operation status. | | 14 | MD_STAT[0] | 0 | N | R | 01/11: Operation mode | These bits assert INT when the state changes. | | 13 | PG_STAT | 0 | Ν | R | 0: V <sub>IN</sub> not PG<br>1: V <sub>IN</sub> PG | Default: 0 This bit indicates the power good (PG) status. It asserts INT when this bit changes from 0 to 1. | | 12 | SWITCH_STAT[1] | 0 | N | R | 00: Idle | Default: 00 | | 11 | SWITCH_STAT[0] | 0 | N | R | 01: Buck<br>10: Buck-boost<br>11: Boost | These bits indicate the DC/DC converter's operation mode. | | 10 | BATT_MISS_<br>STAT | 0 | N | R | 0: Normal<br>1: Battery missing | Default: 0 This bit indicates whether the battery is missing. It asserts INT when this bit changes from 0 to 1. | | 9 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 8 | CHG_STAT[2] | 0 | N | R | 000: No charging | Default: 000 | | 7 | CHG_STAT[1] | 0 | N | R | 001: Trickle charge<br>010: Pre-charge | These bits indicate the charging | | 6 | CHG_STAT [0] | 0 | N | R | 011: CC charge<br>100: CV charge<br>101: Charge termination | status. These bits assert INT when the state changes. | | 5 | VIN_MIN_STAT | 0 | Z | R | 0: Not in V <sub>IN</sub> limit<br>1: In V <sub>IN</sub> limit | Default: 0 This bit indicates whether the IC stays in the $V_{\text{IN}}$ loop. It asserts INT when this bit changes from 0 to 1. | | 4 | IIN_LIM_STAT | 0 | N | R | 0: Not in l <sub>IN</sub> limit<br>1: In l <sub>IN</sub> limit | Default: 0 This bit indicates whether the IC stays in the $I_{\rm IN}$ loop. It asserts INT when this bit changes from 0 to 1. | | 3 | RESERVED | 0 | N/A | N/A | Reserved | Reserved | | 2 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved | | 1 | TS_FAULT | 0 | N | R | 0: Normal<br>1: A TS fault has occurred | This bit indicates whether a TS-related fault occurs. It asserts INT when TS reaches V <sub>TS_HOT</sub> . | | 0 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | ### **REG17h: Status and Fault Register 1** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | | Comment | |------|------------------|---------|-----------------|-----|----------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | 15 | VIN_<br>SRC_OV | 0 | N | R | 0: Normal operat<br>1: OVP has occ<br>mode. | | This bit indicates whether output over-voltage protection (OVP) occurs in source mode. It asserts INT when output OVP occurs. | | 14 | VIN_<br>SRC_UV | 0 | N | R | 0: Normal operat<br>1: UVP has c<br>mode | | This bit indicates whether output under-voltage protection (UVP) occurs in source mode. It asserts INT when output UVP occurs. | | 13 | VIN_OV | 0 | N | R | 0: Normal operat<br>1: Input OVP to<br>charge mode | | This bit indicates whether output OVP occurs in charge mode. It asserts INT when input OVP occurs. | | 12 | VADP_OV | 0 | N | R | 0: Normal operat<br>1: VADP OVP<br>charge mode | ion<br>has occurred in | This bit indicates whether ADP OVP occurs in charge mode. It asserts INT when ADP OVP occurs. | | 11 | RESERVED | 0 | N/A | N/A | Reserved. | | Reserved. | | 10 | RESERVED | 0 | N/A | N/A | Reserved. | | Reserved. | | 9 | RESERVED | 0 | N/A | N/A | Reserved. | | Reserved. | | 8 | VBATT_OV | 0 | N | R | 0: Normal operat<br>1: Battery OVP h | ion<br>as occurred | This bit indicates whether battery OVP occurs in charge mode. It asserts INT when battery OVP occurs. | | 7 | VBATT_<br>LOW | 0 | N | R | 0: Normal 1: Discharging h to low battery vol | | This bit indicates whether there is a low battery voltage in source mode. It asserts INT when BATT_LOW occurs. | | 6 | WTD_EXP | 0 | N | R | 0: Normal operat<br>1: The watche<br>expired | | This bit indicates whether the watchdog timer has expired. | | 5 | CHG_<br>TMR_EXP | 0 | N | R | 0: Normal operat<br>1: The charge S<br>expired | | This bit indicates whether the charge safety timer has expired. It asserts INT when the timer expires. | | 4 | THERM_<br>SHDN | 0 | N | R | 0: Normal operat<br>1: Thermal<br>occurred | ion<br>shutdown has | This bit indicates whether thermal shutdown occurs. It asserts INT when thermal shutdown occurs. | | 3 | RESERVED | 0 | NA | R/W | Reserved. | | Reserved. | | 2 | NTC_<br>FAULT[2] | 0 | N | R | Charge mode:<br>000: Normal | Source mode:<br>000: Normal | These bits indicate whether an NTC fault occurs in charge mode | | 1 | NTC_<br>FAULT[1] | 0 | N | R | 001: NTC cold<br>010: NTC cool | 001: NTC cold<br>100: NTC hot | or source mode. These bits assert INT if a fault occurs. | | 0 | NTC_<br>FAULT[0] | 0 | N | R | 011: NTC<br>warm<br>100: NTC hot<br>111: NTC float | 111: NTC float | | | |---|------------------|---|---|---|----------------------------------------------------|----------------|--|--| |---|------------------|---|---|---|----------------------------------------------------|----------------|--|--| ## **REG18h: INT Mask Setting Register 0** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|--------------------|---------|-----------------|-----|----------------------------|-----------------------------------------------------------------| | 15 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 14 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 13 | VIN_SRC_<br>FAULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 12 | VIN_OV_<br>FAULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | For any fault that is masked, INT does not assert if that fault | | 11 | PG_STAT | 0 | Y | R/W | 0: Masked<br>1: Not masked | occurs. However, the fault bit is still set. | | 10 | BATT_OV_F<br>AULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 9 | RESERVED | 0 | N/A | N/A | Reserved. | Reserved. | | 8 | RESERVED | 0 | N/A | N/A | Reserved | Reserved | | 7 | BATT_LOW_<br>FAULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 6 | BATT_<br>MISS_STAT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 5 | THERM_<br>SHDN | 0 | Υ | R/W | 0: Masked<br>1: Not masked | | | 4 | TS_FAULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | For any fault that is masked, INT does not assert if that fault | | 3 | NTC_FAULT | 0 | Υ | R/W | 0: Masked<br>1: Not masked | occurs. However, the fault bit is still set. | | 2 | CHG_TMR_<br>FAULT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 1 | MD_STAT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | | 0 | CHG_STAT | 0 | Y | R/W | 0: Masked<br>1: Not masked | | ### **REG19h: INT Mask Setting Register 1** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|------------------|---------|-----------------|-----|----------------------------|-------------------------------------------------------------------| | 15:3 | RESERVED | 0 | NA | NA | Reserved. | Reserved. | | 2 | RESERVED | 0 | Υ | R/W | Reserved. | Reserved. | | 1 | VIN_MIN_<br>STAT | 0 | Υ | R/W | 0: Masked<br>1: Not masked | For any fault that is masked, INT does not | | 0 | IIN_LIM_STAT | 0 | Υ | R/W | 0: Masked<br>1: Not masked | assert if that fault occurs. However, the fault bit is still set. | ### **REG22h: Internal DAC Output of the Input Current Limit** | Bits | Name | Default | Reset<br>by WTD | R/W | Description | Comment | |------|-------------------------|---------|-----------------|-----|-------------|------------------------------------------------------------------------------------| | 15:7 | RESERVED | 0 | NA | NA | Reserved. | Reserved. | | 6 | IIN_DPM[6] | 0 | N | R | 3200mA. | | | 5 | IIN_DPM[5] | 0 | N | R | 1600mA. | | | 4 | I <sub>IN_DPM</sub> [4] | 0 | N | R | 800mA. | | | 3 | I <sub>IN_DPM</sub> [3] | 0 | N | R | 400mA. | These bits only indicate the real $I_{\text{IN}}$ limit value, which is read-only. | | 2 | I <sub>IN_DPM</sub> [2] | 0 | N | R | 200mA. | | | 1 | I <sub>IN_DPM</sub> [1] | 0 | N | R | 100mA. | | | 0 | I <sub>IN_DPM</sub> [0] | 0 | N | R | 50mA. | | ### **REG23h: ADC Result of the Input Voltage** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|---------------------|---------|-----------------|-----|-------------|----------------------------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | V <sub>IN</sub> [9] | N/A | N/A | R | 10240mV. | | | 8 | V <sub>IN</sub> [8] | N/A | N/A | R | 5120mV. | | | 7 | V <sub>IN</sub> [7] | N/A | N/A | R | 2560mV. | | | 6 | V <sub>IN</sub> [6] | N/A | N/A | R | 1280mV. | | | 5 | V <sub>IN</sub> [5] | N/A | N/A | R | 640mV. | These bits indicate the ADC V <sub>IN</sub> conversion . | | 4 | V <sub>IN</sub> [4] | N/A | N/A | R | 320mV. | These bits indicate the ADC VIN conversion. | | 3 | V <sub>IN</sub> [3] | N/A | N/A | R | 160mV. | | | 2 | V <sub>IN</sub> [2] | N/A | N/A | R | 80mV. | | | 1 | V <sub>IN</sub> [1] | N/A | N/A | R | 40mV. | | | 0 | V <sub>IN</sub> [0] | N/A | N/A | R | 20mV. | | ### **REG24h: ADC Result of the Input Current** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|---------------------|---------|-----------------|-----|-------------|---------------------------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | I <sub>IN</sub> [9] | N/A | N/A | R | 3200mA. | | | 8 | I <sub>IN</sub> [8] | N/A | N/A | R | 1600mA. | | | 7 | I <sub>IN</sub> [7] | N/A | N/A | R | 800mA. | | | 6 | lın[6] | N/A | N/A | R | 400mA. | | | 5 | I <sub>IN</sub> [5] | N/A | N/A | R | 200mA. | There his indicate the ADO I commission | | 4 | I <sub>IN</sub> [4] | N/A | N/A | R | 100mA. | These bits indicate the ADC I <sub>IN</sub> conversion. | | 3 | I <sub>IN</sub> [3] | N/A | N/A | R | 50mA. | | | 2 | I <sub>IN</sub> [2] | N/A | N/A | R | 25mA. | | | 1 | I <sub>IN</sub> [1] | N/A | N/A | R | 12.5mA. | | | 0 | I <sub>IN</sub> [0] | N/A | N/A | R | 6.25mA. | | ### REG25h: ADC Result of the Battery Voltage per Cell | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|-----------------------|---------|-----------------|-----|--------------|------------------------------------------------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | Vватт[9] | N/A | N/A | R | 2560mV/cell. | | | 8 | Vватт[8] | N/A | N/A | R | 1280mV/cell. | | | 7 | Vватт[7] | N/A | N/A | R | 640mV/cell. | | | 6 | Vватт[6] | N/A | N/A | R | 320mV/cell. | | | 5 | V <sub>BATT</sub> [5] | N/A | N/A | R | 160mV/cell. | These bits indicate the ADC conversion of the battery voltage per cell. | | 4 | V <sub>BATT</sub> [4] | N/A | N/A | R | 80mV/cell. | The real battery voltage should be the value read times the number of cells. | | 3 | V <sub>BATT</sub> [3] | N/A | N/A | R | 40mV/cell. | | | 2 | Vватт[2] | N/A | N/A | R | 20mV/cell. | | | 1 | V <sub>BATT</sub> [1] | N/A | N/A | R | 10mV/cell. | | | 0 | Vватт[0] | N/A | N/A | R | 5mV/cell. | | ### **REG27h: ADC Result of the Battery Charge Current** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|-----------------------|---------|-----------------|-----|-------------|----------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | Іватт[9] | N/A | N/A | R | 6400mA. | | | 8 | Іватт[8] | N/A | N/A | R | 3200mA. | | | 7 | IBATT[7] | N/A | N/A | R | 1600mA. | | | 6 | Іватт[6] | N/A | N/A | R | 800mA. | | | 5 | I <sub>BATT</sub> [5] | N/A | N/A | R | 400mA. | These bits indicate the ADC conversion | | 4 | I <sub>BATT</sub> [4] | N/A | N/A | R | 200mA. | of the charge current. | | 3 | I <sub>BATT</sub> [3] | N/A | N/A | R | 100mA. | | | 2 | Іватт[2] | N/A | N/A | R | 50mA. | | | 1 | Іватт[1] | N/A | N/A | R | 25mA. | | | 0 | Іватт[0] | N/A | N/A | R | 12.5mA. | | ### **REG28h: ADC Result of the NTC Sense Ratio** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|----------|---------|-----------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | NTC[9] | N/A | N/A | R | 512/1024. | | | 8 | NTC[8] | N/A | N/A | R | 256/1024. | | | 7 | NTC[7] | N/A | N/A | R | 128/1024. | | | 6 | NTC[6] | N/A | N/A | R | 64/1024. | | | 5 | NTC[5] | N/A | N/A | R | 32/1024. | These bits indicate the ADC conversion of the NTC voltage, as a percentage of | | 4 | NTC[4] | N/A | N/A | R | 16/1024. | V <sub>NTC</sub> . The real battery temperature can<br>be recalculated according to the external<br>divider and thermistor datasheet. | | 3 | NTC[3] | N/A | N/A | R | 8/1024. | divider and thermistor datasheet. | | 2 | NTC[2] | N/A | N/A | R | 4/1024. | | | 1 | NTC[1] | N/A | N/A | R | 2/1024. | | | 0 | NTC[0] | N/A | N/A | R | 1/1024. | | #### REG29h: ADC Result of the TS Sense Ratio | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|----------|---------|-----------------|-----|-------------|------------------------------------------------------| | 15:8 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | TS[9] | N/A | N/A | R | 512/1024. | | | 8 | TS[8] | N/A | N/A | R | 256/1024. | | | 7 | TS[7] | N/A | N/A | R | 128/1024. | | | 6 | TS[6] | N/A | N/A | R | 64/1024. | | | 5 | TS[5] | N/A | N/A | R | 32/1024. | These bits indicate the ADC conversion | | 4 | TS[4] | N/A | N/A | R | 16/1024. | of TS voltage, as a percentage of V <sub>NTC</sub> . | | 3 | TS[3] | N/A | N/A | R | 8/1024. | | | 2 | TS[2] | N/A | N/A | R | 4/1024. | | | 1 | TS[1] | N/A | N/A | R | 2/1024. | | | 0 | TS[0] | N/A | N/A | R | 1/1024. | | ### **REG2Ah: ADC Result of the Junction Temperature** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |-------|----------|---------|-----------------|-----|-------------|---------------------------------------------------------------------------------| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | TJ[9] | N/A | N/A | R | 512. | | | 8 | TJ[8] | N/A | N/A | R | 256. | | | 7 | TJ[7] | N/A | N/A | R | 128. | | | 6 | TJ[6] | N/A | N/A | R | 64. | | | 5 | TJ[5] | N/A | N/A | R | 32. | These bits indicate the ADC conversion of the junction temperature, calculated | | 4 | TJ[4] | N/A | N/A | R | 16. | with the following equation: T <sub>J</sub> = 314 - 0.5703 x REG2Ah, bits[9:0] | | 3 | TJ[3] | N/A | N/A | R | 8. | | | 2 | TJ[2] | N/A | N/A | R | 4. | | | 1 | TJ[1] | N/A | N/A | R | 2. | | | 0 | TJ[0] | N/A | N/A | R | 1. | | ### **REG2Bh: ADC Result of the Battery Discharge Current** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|---------------------------|---------|-----------------|-----|-------------|------------------------------------------| | 15:8 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | IBATT_DIS[9] | N/A | N/A | R | 6400mA. | | | 8 | IBATT_DIS[8] | N/A | N/A | R | 3200mA. | | | 7 | IBATT_DIS[7] | N/A | N/A | R | 1600mA. | | | 6 | IBATT_DIS[6] | N/A | N/A | R | 800mA. | | | 5 | I <sub>BATT_DIS</sub> [5] | N/A | N/A | R | 400mA. | These bits indicate the ADC conversion | | 4 | I <sub>BATT_DIS</sub> [4] | N/A | N/A | R | 200mA. | of the battery discharge charge current. | | 3 | I <sub>BATT_DIS</sub> [3] | N/A | N/A | R | 100mA. | | | 2 | IBATT_DIS[2] | N/A | N/A | R | 50mA. | | | 1 | IBATT_DIS[1] | N/A | N/A | R | 25mA. | | | 0 | IBATT_DIS[0] | N/A | N/A | R | 12.5mA. | | ### **REG2Ch: ADC Result of the Input Voltage in Source Mode** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | | | | |-------|-------------------------|---------|-----------------|-----|-------------|----------------------------------------------|--|--|--| | 15:10 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | | | | 9 | V <sub>IN_SRC</sub> [9] | N/A | N/A | R | 10240mV. | | | | | | 8 | VIN_SRC[8] | N/A | N/A | R | 5120mV. | | | | | | 7 | VIN_SRC[7] | N/A | N/A | R | 2560mV. | | | | | | 6 | VIN_SRC[6] | N/A | N/A | R | 1280mV. | | | | | | 5 | V <sub>IN_SRC</sub> [5] | N/A | N/A | R | 640mV. | These bits indicate the ADC V <sub>OUT</sub> | | | | | 4 | V <sub>IN_SRC</sub> [4] | N/A | N/A | R | 320mV. | conversion at the IN pin in source mode. | | | | | 3 | V <sub>IN_SRC</sub> [3] | N/A | N/A | R | 160mV. | | | | | | 2 | V <sub>IN_SRC</sub> [2] | N/A | N/A | R | 80mV. | | | | | | 1 | V <sub>IN_SRC</sub> [1] | N/A | N/A | R | 40mV. | | | | | | 0 | VIN_SRC[0] | N/A | N/A | R | 20mV. | | | | | ### **REG2Dh: ADC Result of the Output Current in Source Mode** | Bits | Name | Default | Reset by<br>WTD | R/W | Description | Comment | |------|-------------------------|---------|-----------------|-----|-------------|----------------------------------| | 15:8 | RESERVED | N/A | N/A | N/A | Reserved. | Reserved. | | 9 | I <sub>IN_SRC</sub> [9] | N/A | N/A | R | 3200mA. | | | 8 | I <sub>IN_SRC</sub> [8] | N/A | N/A | R | 1600mA. | | | 7 | I <sub>IN_SRC</sub> [7] | N/A | N/A | R | 800mA. | | | 6 | I <sub>IN_SRC</sub> [6] | N/A | N/A | R | 400mA. | | | 5 | I <sub>IN_SRC</sub> [5] | N/A | N/A | R | 200mA. | These bits indicate the ADC Iout | | 4 | I <sub>IN_SRC</sub> [4] | N/A | N/A | R | 100mA. | conversion in source mode. | | 3 | I <sub>IN_SRC</sub> [3] | N/A | N/A | R | 50mA. | | | 2 | I <sub>IN_SRC</sub> [2] | N/A | N/A | R | 25mA. | | | 1 | I <sub>IN_SRC</sub> [1] | N/A | N/A | R | 12.5mA. | | | 0 | I <sub>IN_SRC</sub> [0] | N/A | N/A | R | 6.25mA. | | #### APPLICATION INFORMATION #### **Selecting the Input Capacitor** The input capacitor absorbs the maximum ripple current from the PWM converter. $I_{\text{IN}}$ is discontinuous in buck mode. The RMS ripple current ( $I_{\text{CIN\_RMS}}$ ) of the input capacitor can be calculated with Equation (3): $$I_{CIN\_RMS} = I_{CHG} x \frac{\sqrt{V_{BATT} x (V_{IN} - V_{BATT})}}{V_{IN}}$$ (3) The worst-case RMS ripple current occurs at a 50% duty cycle. Typically, $V_{BATT}$ is between 6V and 9V for a 2-cell battery configuration, which means the worst-case condition occurs when the input is between 12V and 20V. Low-ESR ceramic capacitors with X7R or X5R dielectrics are recommended for the input decoupling capacitor. These capacitors should be placed as close as possible to the IN and PGND pins, and their voltage rating must exceed the normal $V_{\text{IN}}$ level. A capacitor with a minimum 25V voltage rating is recommended for up to a 20V $V_{\text{IN}}$ . It is recommended to use 1 x 1µF and 5 x 10µF capacitors for up to a 3A $I_{\text{IN}}$ limit. Ceramic capacitors show a DC bias effect that reduces the charger's effective capacitance. This effect may lead to a significant capacitance drop, especially at higher input voltages with small capacitor packages. Choose a higher voltage rating or nominal capacitance value to obtain the required value at the relevant operation point. #### **VCC Decoupling Capacitor** VCC is an internal LDO output. Place an external $4.7\mu F$ decoupling capacitor between VCC and AGND, and as close to these pins as possible. ### Selecting the Inductor The MP2651 can operate in buck mode or boost mode, which means that the inductor current is equal to either the charging current ( $I_{CHG}$ ) or $I_{IN}$ . The inductor's saturation current should exceed the larger value between $I_{IN}$ and $I_{CHG}$ , plus half the ripple current. The inductor current ripples for buck mode and boost mode are calculated with Equation (4) and Equation (5), respectively: $$I_{RIPPLE\_BUCK} = \frac{V_{BATT} x (V_{IN} - V_{BATT})}{V_{IN} x f_{SW} x L}$$ (4) $$I_{RIPPLE\_BOOST} = \frac{V_{IN} x (V_{BATT} - V_{IN})}{V_{BATT} x f_{SW} x L}$$ (5) The inductor ripple current ( $I_{RIPPLE}$ ) depends on the input voltage ( $V_{IN}$ ), the output voltage ( $V_{OUT}$ ), the switching frequency ( $f_{SW}$ ), and the inductance (L). The inductance (L) in buck mode can be estimated with Equation (6): $$L = \frac{V_{BATT}X(V_{IN}-V_{BATT})}{I_{RIPPLE\_BUCK}XV_{IN}Xf_{SW}}$$ (6) The required inductance (L) in boost mode can be calculated with Equation (7): $$L = \frac{V_{IN}x(V_{BATT} - V_{IN})}{V_{BATT}xf_{SW}xI_{RIPPLE\ BOOST}}$$ (7) The MP2651 has a configurable switching frequency from 500kHz to 1.2MHz. Higher switching frequencies mean that smaller-value inductors can be used. The inductor saturation current should exceed $I_{CHG}$ plus half of the ripple current. The maximum input ripple current occurs when D = 0.5. For example, the battery charging voltage ranges between 6V and 9V for 2-cell battery packs. For a 15V adapter voltage, a 7.5V $V_{BATT}$ gives the maximum inductor ripple current. Another example is a 3-cell battery with a $V_{BATT}$ range between 9V and 13.2V. For a 20V adapter voltage, a 10V $V_{BATT}$ gives the maximum inductor ripple current. Generally, the inductor ripple is designed to be between 20% and 40% of the maximum charging current. For practical designs, there is a tradeoff between inductor size and efficiency. #### Selecting the Output Capacitor The output capacitor ( $C_{\text{BATT}}$ ) should have a sufficient ripple current rating to absorb the output AC current. In boost mode, $I_{OUT}$ is discontinuous and dominates the output RMS ripple current. The output RMS ripple current ( $I_{CBATT\_BOOST}$ ) can be calculated with Equation (8): $$I_{CBATT\_BOOST} = I_{CHG} x \frac{\sqrt{V_{IN} \times (V_{BATT} - V_{IN})}}{V_{IN}}$$ (8) The worst-case output RMS ripple current occurs at the lowest VBUS input voltage. The CFLR voltage is approximately 8V for the 2-cell battery packs, so the worst-case scenario occurs when the voltage is 5V in source mode. Low-ESR ceramic capacitors with X7R or X5R dielectrics are recommended for the output decoupling capacitor. This capacitor should be placed as close as possible to the CFLR and PGND pins. The capacitor's voltage rating must exceed the normal $V_{BATT}$ level. A capacitor with a minimum 16V voltage rating is recommended for 2-cell battery packs. #### **Current Sense** The MP2651 has current loops to limit the current and to improve the current accuracy and loop stability. An external current-sense resistor is required to sense the average current. Figure 16 shows the recommended connection. Figure 16: Input or Output Current-Sense Circuit The $I_{\text{IN}}$ loop limits the current drawn from the USB port or adapter, and $I_{\text{IN}}$ is sensed through the IAP and IAN pins. The battery current loop limits the charge current and discharge current. The battery current is sensed through the SRP and SRN pins. # Selecting the Resistor Divider for the NTC Thermistor Temperature In real-world applications, an external NTC thermistor is placed close to the battery to sense the battery's temperature. The MP2651 measures the battery temperature by monitoring the voltage ratio between the NTC and VNTC pins (see Figure 7 on page 26). Every temperature corresponds to a voltage ratio. The MP2651 has four temperature thresholds to satisfy JEITA requirements. For a given NTC thermistor, the NTC hot and cold temperature thresholds can be calculated with Equation (9) and Equation (10), respectively: $$\frac{R_{T2} + R_{NTC\_HOT}}{R_{T1} + R_{T2} + R_{NTC\_HOT}} = \frac{V_{HOT}}{V_{VNTC}}$$ (9) $$\frac{R_{T2} + R_{NTC\_COLD}}{R_{T1} + R_{T2} + R_{NTC\_COLD}} = \frac{V_{COLD}}{V_{VNTC}}$$ (10) Where $R_{\text{NTC\_HOT}}$ is the thermistor value at the expected hot temperature protection point, and $R_{\text{NTC\_COLD}}$ is the thermistor value at the expected cold temperature protection point. By default, $V_{\text{HOT}}$ / $V_{\text{VNTC}}$ , $V_{\text{WARM}}$ / $V_{\text{VNTC}}$ , $V_{\text{COOL}}$ / $V_{\text{VNTC}}$ , and $V_{\text{COLD}}$ / $V_{\text{VNTC}}$ are 23.6%, 65.2%, 33.2%, and 74.5%, respectively. Consider a 103AT NTC thermistor on the battery pack, where the thermistor parameters are $R_{25^{\circ}C}$ = $10k\Omega$ and $\beta_{-}factor$ = 3435K. If $R_{T1}$ = $9.845k\Omega$ and $R_{T2}$ = $60\Omega_{+}$ , the expected temperature thresholds (T<sub>HOT</sub> = $60^{\circ}C$ , T<sub>WARM</sub> = $45^{\circ}C$ , T<sub>COOL</sub> = $10^{\circ}C$ , and T<sub>COLD</sub> = $0^{\circ}C$ ) can be determined. For simplification, a $10k\Omega$ R<sub>T1</sub> can be used, and R<sub>T2</sub> can be replaced with a wire. #### **PCB Layout Guidelines** Efficient PCB layout is critical for specified noise, efficiency, and stability requirements. A 4-layer PCB is recommended. For the best performance, refer to Figure 17 and follow the guidelines below: - Place the output capacitors as close to CFLR and PGND as possible. Place a small-sized, 1µF (e.g. 0603) capacitor closer than the other 22µF capacitors. - Tie the ground connections for the input and output capacitors to the IC ground with a short copper trace connection or PGND plane. - Place the input capacitors as close to IN and PGND as possible. Place a small-sized, 1μF (e.g. 0603) capacitor closer than the other 10μF capacitors. - Route the connection between CFLR/IN and its 1μF capacitor on the same layer with the IC. The connection to PGND must be on the same layer as the IC. Keep this routing loop as small as possible. - 5. Connect AGND and PGND to each decoupling capacitor via a single-point connection. - Place the VCC decoupling capacitor and the bootstrap capacitors next to the IC, and keep the trace connections as short as possible. - 7. Use a Kelvin connection for the currentsense resistor. - 8. Route current-sense wires (IAP and IAN, then SRP and SRN) away from switching nodes, such as SW1 and SW2. Figure 17: Recommended PCB Layout #### **Design Example** Table 4 shows a design example following the application guidelines for the specifications below. **Table 4: Design Example** | V <sub>IN</sub> | 5V to 20V | |-----------------------|-----------| | V <sub>BATT_REG</sub> | 8.4V | | fsw | 600kHz | | Icc | 3A | | V <sub>IN_SRC</sub> | 5V to 20V | Figure 18 on page 58 shows the detailed application schematic. The typical performance and circuit waveforms are shown in the Typical Performance Characteristics section on page 17. For more device applications, refer to the related evaluation board datasheet. ### TYPICAL APPLICATION CIRCUITS Figure 18: Typical Application Circuit without Input Block FETs Table 5: Key BOM for Figure 18 | Qty | Ref | Value | Description | Package | Manufacturer | |-----|---------------------------|-------|--------------------------------------------------|---------|--------------| | 5 | C1, C11, C12,<br>C13, C14 | 10μF | Ceramic capacitor, 25V, X7S | 0805 | Any | | 4 | C2, C3,C7,<br>C10 | 22µF | Ceramic capacitor, 25V, X5R or X7R | 0805 | Any | | 1 | C4 | 4.7µF | Ceramic capacitor, 10V, X5R or X7R | 0603 | Any | | 2 | C5, C6 | 100nF | Ceramic capacitor, 25V, X5R or X7R | 0603 | Any | | 1 | L1 | 1.5µH | Inductor, 1.5µH, low DCR, I <sub>SAT</sub> > 14A | SMD | Any | | 2 | RS1, RS2 | 10mΩ | Film resistor, 1% | 2512 | Any | ## **TYPICAL APPLICATION CIRCUITS (continued)** Figure 19: Typical Application Circuit with Input Block FETs Table 6: Key BOM for Figure 19 | Qty | Ref | Value | Description | Package | Manufacturer | |-----|---------------------------|---------------------|--------------------------------------------------|---------------------|--------------| | 5 | C1, C11, C12,<br>C13, C14 | 10μF | Ceramic capacitor, 25V, X7S | 0805 | Any | | 4 | C2, C3, C7,<br>C10 | 22µF | Ceramic capacitor, 25V, X5R or X7R | 0805 | Any | | 1 | C4 | 4.7µF | Ceramic capacitor, 10V, X5R or X7R | 0603 | Any | | 2 | C5, C6 | 100nF | Ceramic capacitor, 25V, X5R or X7R | 0603 | Any | | 1 | L1 | 1.5µH | Inductor, 1.5µH, low DCR, I <sub>SAT</sub> > 14A | SMD | Any | | 2 | RS1, RS2 | 10mΩ | Film resistor, 1% | 2512 | Any | | 1 | RA | 5ΜΩ | Film resistor, 5% | 0603 | Any | | 2 | AFET1,<br>AFET2, | SISA14DN-<br>T1-GE3 | N-channel MOSFET, 30V, $5.1m\Omega$ , 20A | Power PAK<br>1212-8 | Vishay | ### **PACKAGE INFORMATION** ### TQFN-30 (4mmx5mm) #### **TOP VIEW** 0.20 REF 0.30 0.80 0.00 #### **SIDE VIEW** ### RECOMMENDED LAND PATTERN #### NOTE - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. ### **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |----------------------|----------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MP2651GVT-<br>xxxx-Z | TQFN-30<br>(4mmx5mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ### **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | 1.0 | 1/24/2022 | Initial Release | - | | | | Updated $V_{\text{OUT}}$ in source mode to IN output voltage in source mode ( $V_{\text{IN\_SRC}}$ ) | 1, 5, 12, 22, 27,<br>34 | | | | Updated I <sub>OUT</sub> in source mode to IN output current in source mode (I <sub>IN_SRC</sub> ) | 1, 12, 22, 27 | | | | Updated the output voltage from 3V to 21V to 4V to 21V in the Description and Features sections; updated "Between Buck and Buck-Boost Modes" to "Between Buck and Boost Modes" in the Features section | 1 | | | | Added the default codes for 1-cell to 4-cell applications (MP2651GVT-010A, MP2651GVT-000A, MP2651GVT-030A, and MP2651GVT-040A, respectively), removed the note regarding the former "-0000" default code, and made formatting updates in the Ordering Information section | 3 | | | | Updated the descriptions of the VCC, SDA, SCL, INT, ADDR, TS/IMON, VNTC, ACOK, IN, BST2, BST1, ACGATE, and FB pins in the Pin Functions section | 5 | | | | Made minor formatting edit to Figure 2 | 21 | | | | Updated the register reference from REG12h, bits[9:8] to REG12h, bits[8:7] in the Watchdog Timer section | 25 | | | | Updated the description of the IMON Function section | 27 | | 1.1 | 6/15/2023 | Updated $V_{\text{IN}}$ to $V_{\text{IAP}}$ in the Short-Circuit Protection (SCP) in Source Mode section; updated the quiescent current from 35µA to 33µA in the Battery Standby Mode section; updated the register reference from "REG18h~19h" to "REG18h and REG19h" in the Interrupt to Host (INT) section; made minor copyedits | 28 | | | | Updated the description (added references to the OTP address, REG05h, bits[6:3], and the universal address, 5Ch), updated Figure 11, and removed Table 4 in the Address section (previously the Address Pin section) | 28–29 | | | | Updated Note 7 | 31 | | | | Added the default configuration for 2-cell applications (MP2651GVT-000A) to the section header; updated ADDR[3:0] (previously ADDR[6:3]), and reserved bit[7] and bits[2:0] in REG05h | 32 | | | | Corrected the name of REG06h, bit[7] | 33 | | | | Updated REG16h, bits[15:14] = 00/10 to standby mode; updated the Comment section of the BATT_MISS_STAT and TS_FAULT bits in REG16h | 46 | | | | Updated the Comment section of the VIN_SRC_OV, VIN_SRC_UV, VIN_OV, VADP_OV, VBATT_OV, VBATT_LOW, CHG_TMR_EXP, and THERM_SHDN bits in REG17h | 47 | | | | Updated the Comment section of REG27h, bits[9:0] | 51 | | | | Updated the Comment section of REG2Ah, bits [9:0] | 53 | | | | Added the default value of V <sub>WARM</sub> / V <sub>VNTC</sub> and updated the 103AT thermistor example in the Selecting the Resistor Divider for the NTC Thermistor Temperature section | 56 | ## **REVISION HISTORY** (continued) | Revision # | Revision Date | Description | Pages Updated | | | | | |------------|---------------|-----------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--| | | | Corrected the page reference for Figure 18 | 57 | | | | | | 1.1 | 6/15/2023 | Updated the numbering of Table 4, Table 5, and Table 6 (previously Table 5, Table 6, and Table 7, respectively) | | | | | | | 1.2 | 3/28/2024 | In the Absolute Maximum Ratings section, added "SW1, SW2 to PGND (-10ns)6V to +28V" and updated note 1 | 6 | | | | | | | | Added "the I <sup>2</sup> C/SMBus lines are compatible with 1.8V/3.3V logic" to note 6 | 14 | | | | | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.