

## AM27LS07

## 64-Bit Low-Power Noninverting-Output Bipolar RAM

The AM27LS07 is a 64-bit RAM built using Schottky diode clamped transistors in conjunction with internal ECL circuitry and is ideal for use in scratch pad and high-speed buffer memory applications. Each memory is organized as a fully decoded 16-word memory of 4 bits per word. Easy memory expansion is provided by an active LOW chip select (CS) input and three-state outputs.

An active LOW Write line ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When the chip select and write lines are LOW the information on the four data inputs  $D_0$  to  $D_3$  is written into the addressed memory word and preconditions the output circuitry so that correct data is present at the outputs when the write cycle is complete. This preconditioning operation insures minimum write recovery times by eliminating the "write recovery glitch".

## Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - · Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.



## **Am27LS07**

64-Bit Low-Power Noninverting-Output Bipolar RAM



## DISTINCTIVE CHARACTERISTICS

- Fully decoded 16-word x 4-bit low-power Schottky RAMs
- Internal ECL circuitry for optimum speed/power performance over voltage and temperature
- Output preconditioned during write to eliminate the write recovery glitch
- Available with three-state outputs (Am27LS07)
- Electrically tested and optically inspected die for the assemblers of hybrid products

## **GENERAL DESCRIPTION**

The Am27LS07 is a 64-bit FIAM built using Schottky diode clamped transistors in conjunction with internal ECL circuitry and is ideal for use in scratch pad and high-speed buffer memory applications. Each memory is organized as a fully decoded 16-word memory of 4 bits per word. Easy memory expansion is provided by an active LOW chip select (CS) input and three-state outputs.

An active LOW Write line ( $\overline{WE}$ ) controls the writing/reading operation of the memory. When the chip select and write lines are LOW the information on the four data inputs  $D_0$  to  $D_3$  is written into the addressed memory word and precon-

ditions the output circuitry so that correct data is present at the outputs when the write cycle is complete. This preconditioning operation insures minimum write recovery times by eliminating the "write recovery glitch."

Reading is performed with the chip select line LOW and the write line HIGH. The information stored in the addressed word is read out on the four noninverting outputs  $O_0$  to  $O_3$ .

During the writing operation or when the chip select line is HIGH the four outputs of the memory go to an inactive high impedance state.

### **BLOCK DIAGRAM**



#### MODE SELECT TABLE

| in         | put | Data Output             |          |
|------------|-----|-------------------------|----------|
| Č <b>S</b> | WE  | Status O <sub>0-3</sub> | Mode     |
| L          | Ļ   | Output Disabled         | Write    |
| L          | н   | Selected Word           | Read     |
| H          | X   | Output Disabled         | Deselect |

H = HIGH L = LOW X = Don't Care

### PRODUCT SELECTOR GUIDE

| Access Time       | 55 ns  | 65 ns |  |
|-------------------|--------|-------|--|
| lcc               | 35 mA  | 38 mA |  |
| Temperature Range | С      | М     |  |
| Three-State       | 27LS07 |       |  |





\*Also available in 16-Pin Flatpack. Connections identical to DIPs.

Note: Pin 1 is marked for orientation.

## LOGIC SYMBOL





## ORDERING INFORMATION

### Standard Products

AMO standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Package Type
- d. Temperature Range
- e. Optional Processing



# Valid Combinations AM27LS07 PC. PCB. OC. DC8

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.



## ORDERING INFORMATION (Cont'd.)

#### **APL Products**

AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MiL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Device Class
- d. Peckage Type
- e. Lead Finish



# Valid Combinations AM27LS07 /BEA, /BFA, /B2A

## **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations.

### **Group A Tests**

Group A tests consist of Subgroups 1, 2, 3, 9, 10, 11,



## ABSOLUTE MAXIMUM RATINGS

Storage Temperature .....-65 to +150°C Ambient Temperature with Power Applied ...... -55 to +125°C Supply Voltage ...... -0.5 V to +7.0 V DC Voltage Applied to Outputs.....-0.5 V to +VCC Max. DC Input Voltage ..... -0.5 V to +5.5 V Output Current into Outputs ......20 mA DC Input Current ...... -30 mA to +5 mA

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

### **OPERATING RANGES**

Commercial (C) Devices Supply Voltage ...... + 4.75 V to +5.25 V Military\* (M) Devices Temperature ...... -55 to +125°C Supply Voltage ...... +4.5 V to +5.5 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

\* Military Product 100% tested at  $T_C = +25$ °C, +125°C, and -55°C.

(See Note 4)

DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted)

| Parameter               | Parameter                       | -<br>Test Conditions                                                                   |                                 |       | Am27LS07 |        |       |          |
|-------------------------|---------------------------------|----------------------------------------------------------------------------------------|---------------------------------|-------|----------|--------|-------|----------|
| Symbol                  | Description                     |                                                                                        |                                 |       | Min.     | Typ.   | Max.  | Unit     |
| VOH Output HIGH Voltage | Output HIGH                     | VCC = Min.,<br>VIN = VIH or VIL                                                        | I <sub>OH</sub> = -5.2 mA       | COM'L | 2.4      | 3.0    |       | · v      |
|                         | Voitage                         |                                                                                        | iOH =-20 mA                     | MIL   |          |        |       |          |
| VOL Output LC Voltage   | Output LOW                      | VCC = Mirs.,<br>VIN = VIH or VIL                                                       | iOL = 8 mA                      |       |          | 320    | 450   |          |
|                         | Voltage                         |                                                                                        | IOL = 10 mA                     |       |          | 350    | 500   | m۷       |
| VIH                     | Input HIGH Level                | Guaranteed Input Logical HIGH<br>Voltage for All Inputs (Note 2)                       |                                 |       | 2.0      |        |       |          |
| ٧ <sub>ال</sub>         | Input LOW Level                 | Gueranteed Input Lo<br>Voltage for All Inputs                                          | t Logical LOW<br>oputs (Note 2) |       |          |        | 0.8   | <b>'</b> |
| յլ <sub>լ</sub>         | Input LOW Current               | VCC = Max.,<br>VIN = 0.40 V CS                                                         |                                 |       |          | -15    | - 250 |          |
| 110                     |                                 |                                                                                        |                                 |       | -30      | - 250  | μA    |          |
| lim                     | Input HIGH<br>Current           | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7 V                                        |                                 |       |          | 0      | 10    | μΑ       |
| ISC<br>(Note 3)         | Output Short<br>Circuit Current | VCC = Max.<br>VOUT = 0.0 V                                                             |                                 |       | -20      | -45    | -90   |          |
|                         | Power Supply                    | All inputs = GND COM'                                                                  |                                 | COM'L |          |        | 35    | mA       |
| Curren                  | Current                         | Outputs = Open VCC = Max.                                                              | MIL                             |       | 27       | 38     |       |          |
| VCL                     | Input Clamp<br>Voltage          | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA                                       |                                 |       |          | -0.875 | -1.2  | ٧        |
| leev                    | Output Leakage VOU              | VCS = VIH or VWE-VIL<br>VOUT = 2.4 V, VCC - Max.                                       |                                 |       |          | 0      | 40    |          |
| CEX                     | Current                         | VCS = V <sub>HH</sub> or VWE = V <sub>HL</sub><br>VOUT = 0.4 V, V <sub>CC</sub> = Max. |                                 |       | -40      | 0      |       | μА       |

Notes: 1. Typical limits are at  $V_{CC} = 5.0 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

2. These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment,

3. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second, 4. Operating specification with adequate time for temperature stabilization and transverse air flow exceeding 400 linear feet per minute. Conformance testing performed instantaneously where  $T_A = T_C = T_J$ .

 $\theta_{\rm JA} \approx 50^{\rm s} {\rm W}$  (with moving air) for Ceramic DIP  $\theta_{\rm JC} \approx 10-17^{\rm s} {\rm W}$  for flatpack and leadless chip carner.



# SWITCHING TEST

# SWITCHING TEST

# KEY TO SWITCHING WAVEFORMS







KS000010

## SWITCHING CHARACTERISTICS over operating range unless otherwise specified\*

| No. Parameter |                       | Am27LS07                                                         |                                                  |                                                  |      | Ţ <del></del> |    |
|---------------|-----------------------|------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------|---------------|----|
|               |                       | C Devices                                                        |                                                  | M Devices                                        |      | 1             |    |
|               | Parameter Description | Min.                                                             | Max.                                             | Min.                                             | Max. | Units         |    |
| 1             | tpLH(A)               | Date: from Address to O to                                       |                                                  |                                                  |      | 65            | ns |
| 2             | tpHL(A)               | Delay from Address to Output                                     | i i                                              | 55                                               | 1    |               |    |
| 3             | tpzH(CS)              | Delay from Chip Select (LOW) to Active                           |                                                  | 30                                               |      | 35            | ns |
| 4             | tpzL(CS)              | Output and Correct Data                                          | 1 1                                              |                                                  | 1    |               |    |
| 5             | tpZH(WE)              | Delay from Write Enable (HIGH)                                   |                                                  | <del>                                     </del> |      | 35            | ns |
| 6             | tpZL(WE)              | to Active Output and Correct Data<br>(Write Recovery-See Note 1) |                                                  | 30                                               |      |               |    |
| 7             | t <sub>9</sub> (A)    | Setup Time Address (Prior to Initiation of Write)                | 10                                               |                                                  | 0    |               | ns |
| 8             | tn(A)                 | Hold Time Address (After Termination of Write)                   | 0                                                |                                                  | 0    |               | ns |
| 9             | t <sub>s</sub> (DI)   | Setup Time Data Input (Prior to Termination of Write)            | 45                                               | ·                                                | 55   |               | ns |
| 10            | t <sub>h</sub> (OI)   | Hold Time Data Input (After Termination of Write)                |                                                  |                                                  | 0    |               | ns |
| 11            | tpw(WE)               | - Min Write Enable Pulse Width to Insure Write                   | 45                                               |                                                  | 55   |               | ns |
| 12            | tpHZ(CS)              | Delay from Chip Select (HIGH) to                                 |                                                  |                                                  |      | 35            | ns |
| 13            | tp <u>(_z(CS</u> )    | Inactive Output (HI-Z)                                           |                                                  | 30                                               |      |               |    |
| 14            | tpLZ(WE)              | Delay from Write Enable (LOW)                                    | <del>                                     </del> |                                                  |      |               |    |
| 15            | tpHZ(WE)              | to inactive Output (HI-Z)                                        | 1                                                | 30                                               |      | 35            | ns |

Notes: 1. Output is preconditioned to data in during write to insure correct data is present on all outputs when write is terminated. (No write recovery glitch.)

<sup>2.</sup> tp[\_H(A) and tpH\_L(A) are tested with S<sub>1</sub> closed and C<sub>L</sub> = 30 pF with both input and output timing referenced to 1.5 V. 3. For 3-state output, tpZH(\overline{WE}) and tpZH(\overline{CS}) are measured with S<sub>1</sub> open, C<sub>L</sub> = 50 pF and with both the input and output timing referenced to 1.5 V. tpZL(\overline{WE}) and tpZL(\overline{CS}) are measured with S<sub>1</sub> closed, C<sub>L</sub> = 50 pF and with both the input and output timing referenced to 1.5 V. tpHZ(\overline{WE}) and tpHZ(\overline{CS}) are measured with S<sub>1</sub> open and C<sub>L</sub> ≤ 5 pF and are measured between the 1.5 V level on the output, tpLZ(\overline{WE}) and tpLZ(\overline{CS}) are measured with S<sub>1</sub> closed and C<sub>L</sub> ≤ 5 pF and are measured between the 1.5 V level on the input and the V<sub>OL</sub>+500 mV level on the output.







## Write Mode

Write Cycle Timing. The cycle in initiated by an address change. After  $t_s(A)$ min, the write enable may begin. The chip select must also be LOW for writing. Following the write pulse,  $t_h(A)$ min must be allowed before the address may be changed again. The output will be floating for the Am27LS07 while the write enable is LOW.



## Read Mode

Switching delays from address and chip select inputs to the data output. For the Am27LS07, disabled output is "OFF", represented by a single center line.